会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明申请
    • METHOD FOR LOW-STRESS MULTILEVEL READING OF PHASE CHANGE MEMORY CELLS AND MULTILEVEL PHASE CHANGE MEMORY
    • 用于低相位多相读取相变记忆体和多相位变化记忆的方法
    • US20100165712A1
    • 2010-07-01
    • US12345398
    • 2008-12-29
    • Ferdinando BedeschiClaudio RestaMarco Ferraro
    • Ferdinando BedeschiClaudio RestaMarco Ferraro
    • G11C11/00G11C7/00
    • G11C11/56G11C11/5678G11C13/0004G11C13/004G11C13/0064G11C13/0069G11C2013/0076
    • According to a method for multilevel reading of a phase change memory cell a bit line (9) and a PCM cell (2) are first selected and a first bias voltage (VBL, V00) is applied to the selected bit line (9). A first read current (IRD00), that flows through the selected bit line (9) in response to the first bias voltage (VBL, V00), is compared with a first reference current (I00). The first reference current (I00) is such that the first read current (IRD00) is lower than the first reference current (I00), when the selected PCM cell (2) is in a reset state, and is otherwise greater. It is then determined whether the selected PCM cell (2) is in the reset state, based on comparing the first read current (IRD00) with the first reference current (I00). A second bias voltage (VBL, V01), greater than the first bias voltage (VBL, V00), is applied to the selected bit line (9) if the selected PCM cell (2) is not in the reset state.
    • 根据用于相变存储单元的多电平读取的方法,首先选择位线(9)和PCM单元(2),并且将第一偏置电压(VBL,V00)施加到所选择的位线(9)。 将响应于第一偏置电压(VBL,V00)流过所选位线(9)的第一读取电流(IRD00)与第一参考电流(I00)进行比较。 当选择的PCM单元(2)处于复位状态时,第一参考电流(I00)使得第一读取电流(IRD00)低于第一参考电流(I00),否则更大。 基于将第一读取电流(IRD00)与第一参考电流(I00)进行比较,确定所选择的PCM单元(2)是否处于复位状态。 如果所选PCM单元(2)不处于复位状态,则将大于第一偏置电压(VBL,V00)的第二偏置电压(VBL,V01)施加到所选位线(9)。
    • 4. 发明授权
    • Method for low-stress multilevel reading of phase change memory cells and multilevel phase change memory
    • 相变存储器单元和多电平相变存储器的低应力多电平读取方法
    • US07885101B2
    • 2011-02-08
    • US12345398
    • 2008-12-29
    • Ferdinando BedeschiClaudio RestaMarco Ferraro
    • Ferdinando BedeschiClaudio RestaMarco Ferraro
    • G11C11/00
    • G11C11/56G11C11/5678G11C13/0004G11C13/004G11C13/0064G11C13/0069G11C2013/0076
    • According to a method for multilevel reading of a phase change memory cell a bit line (9) and a PCM cell (2) are first selected and a first bias voltage (VBL, V00) is applied to the selected bit line (9). A first read current (IRD00), that flows through the selected bit line (9) in response to the first bias voltage (VBL, V00), is compared with a first reference current (I00). The first reference current (I00) is such that the first read current (IRD00) is lower than the first reference current (I00), when the selected PCM cell (2) is in a reset state, and is otherwise greater. It is then determined whether the selected PCM cell (2) is in the reset state, based on comparing the first read current (IRD00) with the first reference current (I00). A second bias voltage (VBL, V01), greater than the first bias voltage (VBL, V00), is applied to the selected bit line (9) if the selected PCM cell (2) is not in the reset state.
    • 根据用于相变存储单元的多电平读取的方法,首先选择位线(9)和PCM单元(2),并且将第一偏置电压(VBL,V00)施加到所选择的位线(9)。 将响应于第一偏置电压(VBL,V00)流过所选位线(9)的第一读取电流(IRD00)与第一参考电流(I00)进行比较。 当选择的PCM单元(2)处于复位状态时,第一参考电流(I00)使得第一读取电流(IRD00)低于第一参考电流(I00),否则更大。 基于将第一读取电流(IRD00)与第一参考电流(I00)进行比较,确定所选择的PCM单元(2)是否处于复位状态。 如果所选PCM单元(2)不处于复位状态,则将大于第一偏置电压(VBL,V00)的第二偏置电压(VBL,V01)施加到所选位线(9)。