会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明申请
    • TRACK AND HOLD CIRCUIT AND RELATED RECEIVING DEVICE WITH TRACK AND HOLD CIRCUIT EMPLOYED THEREIN
    • 跟踪和保持电路跟踪和相关接收设备跟踪并保持已使用的电路
    • US20110181334A1
    • 2011-07-28
    • US12695164
    • 2010-01-28
    • Hung-Chieh TsaiYu-Hsin LinChi-Lun LoJong-Woei Chen
    • Hung-Chieh TsaiYu-Hsin LinChi-Lun LoJong-Woei Chen
    • H03L5/00
    • H03G3/3052H03G1/0088
    • An operational circuit includes: a gain control circuit arranged to provide a gain value upon an input signal according to a set of control signals, wherein the gain control circuit includes a first resistor-based network and a second resistor-based network; an operational amplifier coupled to the gain control circuit and arranged to generate an output signal according to the input signal and the gain value; and a first capacitor coupled to the operational amplifier and arranged to hold the output signal between a first input terminal and a first output terminal of the operational amplifier, wherein when the operational circuit is operating, a first terminal of the first capacitor is consistently coupled to the first input terminal of the operational amplifier, and a second terminal of the first capacitor is consistently coupled to the first output terminal of the operational amplifier.
    • 运算电路包括:增益控制电路,被配置为根据一组控制信号在输入信号上提供增益值,其中所述增益控制电路包括第一电阻器网络和第二电阻器网络; 运算放大器,耦合到所述增益控制电路并被布置成根据所述输入信号和所述增益值产生输出信号; 以及耦合到所述运算放大器并被布置成将所述输出信号保持在所述运算放大器的第一输入端和所述第一输出端之间的第一电容器,其中当所述运算电路运行时,所述第一电容器的第一端始终耦合到 运算放大器的第一输入端和第一电容器的第二端一致地耦合到运算放大器的第一输出端。
    • 2. 发明授权
    • Track and hold circuit and related receiving device with track and hold circuit employed therein
    • 跟踪和保持电路及其中使用的跟踪和保持电路的相关接收设备
    • US08575970B2
    • 2013-11-05
    • US12695164
    • 2010-01-28
    • Hung-Chieh TsaiYu-Hsin LinChi-Lun LoJong-Woei Chen
    • Hung-Chieh TsaiYu-Hsin LinChi-Lun LoJong-Woei Chen
    • H03K17/00
    • H03G3/3052H03G1/0088
    • An operational circuit includes: a gain control circuit arranged to provide a gain value upon an input signal according to a set of control signals, wherein the gain control circuit includes a first resistor-based network and a second resistor-based network; an operational amplifier coupled to the gain control circuit and arranged to generate an output signal according to the input signal and the gain value; and a first capacitor coupled to the operational amplifier and arranged to hold the output signal between a first input terminal and a first output terminal of the operational amplifier, wherein when the operational circuit is operating, a first terminal of the first capacitor is consistently coupled to the first input terminal of the operational amplifier, and a second terminal of the first capacitor is consistently coupled to the first output terminal of the operational amplifier.
    • 运算电路包括:增益控制电路,被配置为根据一组控制信号在输入信号上提供增益值,其中所述增益控制电路包括第一电阻器网络和第二电阻器网络; 运算放大器,耦合到所述增益控制电路并被布置成根据所述输入信号和所述增益值产生输出信号; 以及耦合到所述运算放大器并被布置成将所述输出信号保持在所述运算放大器的第一输入端和所述第一输出端之间的第一电容器,其中当所述运算电路运行时,所述第一电容器的第一端始终耦合到 运算放大器的第一输入端和第一电容器的第二端一致地耦合到运算放大器的第一输出端。
    • 3. 发明授权
    • Buffering circuit
    • 缓冲电路
    • US07759977B1
    • 2010-07-20
    • US12480669
    • 2009-06-08
    • Hung-Chieh TsaiYu-Hsin LinJong-Woei Chen
    • Hung-Chieh TsaiYu-Hsin LinJong-Woei Chen
    • H03K19/094
    • H03K19/018521
    • A buffering circuit includes: a first transistor having a gate terminal coupled to an input signal for buffering the input signal to generate an output signal under an operating current, a second transistor cascoded with the first transistor for generating the operating current for the first transistor according to a control signal at a gate terminal of the second transistor, and a control circuit having a first terminal coupled to the gate terminal of the first transistor and a second terminal coupled to a reference source. The control circuit adjusts the control signal according to the input signal and the reference source, wherein when a voltage level of the input signal varies, the control circuit is arranged to adjust a voltage level of the control signal such that the adjusted voltage level of the control signal varies inversely proportional to the varied voltage level of the input signal.
    • 缓冲电路包括:第一晶体管,其具有耦合到输入信号的栅极端子,用于缓冲输入信号以在工作电流下产生输出信号;与第一晶体管级联的第二晶体管,用于产生用于第一晶体管的工作电流, 涉及在第二晶体管的栅极端子处的控制信号,以及具有耦合到第一晶体管的栅极端子的第一端子和耦合到参考源的第二端子的控制电路。 控制电路根据输入信号和参考源调节控制信号,其中当输入信号的电压电平变化时,控制电路被布置成调节控制信号的电压电平,使得调节的电压电平 控制信号与输入信号的变化电压电平成反比变化。
    • 6. 发明申请
    • BANDGAP REFERENCE CIRCUIT WITH LOW OPERATING VOLTAGE
    • 具有低工作电压的带宽参考电路
    • US20090237150A1
    • 2009-09-24
    • US12051989
    • 2008-03-20
    • Hung-Chieh TsaiYu-Hsin Lin
    • Hung-Chieh TsaiYu-Hsin Lin
    • G05F1/10H03F3/16
    • H03F3/45183G05F3/30H03F3/345H03F2200/456
    • A bandgap reference circuit comprising a current mirror, an operational amplifier, first and second BJT transistors is disclosed. The current mirror comprises a first input terminal, a second input terminal and at least one output terminal. The operational amplifier is coupled to the current mirror, wherein a first transistor and a second transistor respectively coupled to the first and the second input terminals have a zero or near zero threshold voltage. The first and second BJT transistors are coupled to two input terminals of the operational amplifier respectively, wherein at least one of the first and second BJT transistors is coupled to the output terminal of the current mirror through a conductive path.
    • 公开了一种带隙参考电路,其包括电流镜,运算放大器,第一和第二BJT晶体管。 电流镜包括第一输入端,第二输入端和至少一个输出端。 运算放大器耦合到电流镜,其中分别耦合到第一和第二输入端的第一晶体管和第二晶体管具有零或接近零的阈值电压。 第一和第二BJT晶体管分别耦合到运算放大器的两个输入端,其中第一和第二BJT晶体管中的至少一个通过导电路径耦合到电流镜的输出端。
    • 7. 发明授权
    • Bandgap reference circuit with low operating voltage
    • 带隙参考电路,工作电压低
    • US08149047B2
    • 2012-04-03
    • US12051989
    • 2008-03-20
    • Hung-Chieh TsaiYu-Hsin Lin
    • Hung-Chieh TsaiYu-Hsin Lin
    • G05F3/02
    • H03F3/45183G05F3/30H03F3/345H03F2200/456
    • A bandgap reference circuit comprising a current mirror, an operational amplifier, first and second BJT transistors is disclosed. The current mirror comprises a first input terminal, a second input terminal and at least one output terminal. The operational amplifier is coupled to the current mirror, wherein a first transistor and a second transistor respectively coupled to the first and the second input terminals have a zero or near zero threshold voltage. The first and second BJT transistors are coupled to two input terminals of the operational amplifier respectively, wherein at least one of the first and second BJT transistors is coupled to the output terminal of the current mirror through a conductive path.
    • 公开了一种带隙参考电路,其包括电流镜,运算放大器,第一和第二BJT晶体管。 电流镜包括第一输入端,第二输入端和至少一个输出端。 运算放大器耦合到电流镜,其中分别耦合到第一和第二输入端的第一晶体管和第二晶体管具有零或接近零的阈值电压。 第一和第二BJT晶体管分别耦合到运算放大器的两个输入端,其中第一和第二BJT晶体管中的至少一个通过导电路径耦合到电流镜的输出端。