会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 7. 发明授权
    • Memory centric computing
    • 以内存为中心的计算
    • US09348539B1
    • 2016-05-24
    • US14194416
    • 2014-02-28
    • INPHI CORPORATION
    • Nirmal Raj SaxenaDavid WangChristopher HaywoodEric McDonaldChao Xu
    • G06F3/06
    • G11C11/005G11C5/04
    • A hybrid memory system. This system can include a processor coupled to a hybrid memory buffer (HMB) that is coupled to a plurality of DRAM and a plurality of Flash memory modules. The HMB module can include a Memory Storage Controller (MSC) module and a Near-Memory-Processing (NMP) module coupled by a SerDes (Serializer/Deserializer) interface. This system can utilize a hybrid (mixed-memory type) memory system architecture suitable for supporting low-latency DRAM devices and low-cost NAND flash devices within the same memory sub-system for an industry-standard computer system.
    • 混合存储器系统。 该系统可以包括耦合到耦合到多个DRAM和多个闪存模块的混合存储器缓冲器(HMB)的处理器。 HMB模块可以包括由SerDes(串行器/解串器)接口耦合的存储器存储控制器(MSC)模块和近端存储器处理(NMP)模块。 该系统可以利用混合(混合存储器型)存储器系统架构,其适用于在用于工业标准计算机系统的相同存储器子系统中支持低延迟DRAM设备和低成本NAND闪存器件。
    • 10. 发明授权
    • Systems and methods for error detection and correction in a memory module which includes a memory buffer
    • 包括存储器缓冲器的存储器模块中用于错误检测和校正的系统和方法
    • US09015558B2
    • 2015-04-21
    • US14228847
    • 2014-03-28
    • Inphi Corporation
    • David WangChristopher Haywood
    • G11C29/00G06F11/10G11C7/10G11C11/408G11C29/52H03M13/15G11C29/04
    • G06F11/1068G06F11/10G11C7/1006G11C11/408G11C29/52G11C29/848G11C2029/0411H03M13/1515H03M13/152
    • The present systems include a memory module containing a plurality of RAM chips, typically DRAM, and a memory buffer arranged to buffer data between the DRAM and a host controller. The memory buffer includes an error detection and correction circuit arranged to ensure the integrity of the stored data words. One way in which this may be accomplished is by computing parity bits for each data word and storing them in parallel with each data word. The error detection and correction circuit can be arranged to detect and correct single errors, or multi-errors if the host controller includes its own error detection and correction circuit. Alternatively, the locations of faulty storage cells can be determined and stored in an address match table, which is then used to control multiplexers that direct data around the faulty cells, to redundant DRAM chips in one embodiment or to embedded SRAM in another.
    • 本系统包括存储模块,该存储器模块包含多个RAM芯片,通常为DRAM,以及一个存储器缓冲器,用于缓冲DRAM和主机控制器之间的数据。 存储器缓冲器包括错误检测和校正电路,其布置成确保存储的数据字的完整性。 可以实现这一点的一种方式是通过计算每个数据字的奇偶校验位并将它们与每个数据字并行存储。 如果主机控制器包括自己的错误检测和校正电路,则可以将错误检测和校正电路设置为检测和纠正单个错误或多个错误。 或者,可以确定故障存储单元的位置并将其存储在地址匹配表中,该地址匹配表然后被用于控制将故障单元周围的数据引导到冗余DRAM芯片或在另一实施例中的嵌入式SRAM。