会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 5. 发明授权
    • Signal adjustment receiver circuitry
    • 信号调节接收器电路
    • US07733982B2
    • 2010-06-08
    • US12511022
    • 2009-07-28
    • Wilson WongRakesh H. PatelSergey ShumarayevTin H. Lai
    • Wilson WongRakesh H. PatelSergey ShumarayevTin H. Lai
    • H03K9/00H04L27/00
    • H04B7/005H04L25/03006H04L25/061
    • Systems and methods for adjusting a signal received from a communication path are disclosed. A receiver can receive a signal from a communication path which attenuates at least some frequency components of the signal. The receiver can include an equalization block that adjusts at least some of the frequency content of the received signal, a signal normalization block that provides a normalized signal amplitude and/or a normalized edge slope, and a control block. In one embodiment, the control block controls frequency adjustment in the equalization block for high frequencies but not for low frequencies. For low frequency adjustment, the control block controls the normalized signal amplitude in the signal normalization block. In this manner, controlled adjustment for low frequency content is performed in the signal normalization block.
    • 公开了一种用于调整从通信路径接收的信号的系统和方法。 接收机可以接收来自衰减信号的至少一些频率分量的通信路径的信号。 接收机可以包括调整接收信号的频率内容中的至少一些的均衡块,提供归一化信号幅度和/或归一化边沿斜率的信号归一化块以及控制块。 在一个实施例中,控制块控制用于高频而不是低频的均衡块中的频率调整。 对于低频调整,控制块控制信号归一化块中的归一化信号幅度。 以这种方式,在信号归一化块中执行低频内容的受控调整。
    • 6. 发明申请
    • SIGNAL ADJUSTMENT RECEIVER CIRCUITRY
    • 信号调整接收机电路
    • US20090285275A1
    • 2009-11-19
    • US12511022
    • 2009-07-28
    • Wilson WongRakesh H. PatelSergey ShumarayevTin H. Lai
    • Wilson WongRakesh H. PatelSergey ShumarayevTin H. Lai
    • H04L27/01
    • H04B7/005H04L25/03006H04L25/061
    • Systems and methods for adjusting a signal received from a communication path are disclosed. A receiver can receive a signal from a communication path which attenuates at least some frequency components of the signal. The receiver can include an equalization block that adjusts at least some of the frequency content of the received signal, a signal normalization block that provides a normalized signal amplitude and/or a normalized edge slope, and a control block. In one embodiment, the control block controls frequency adjustment in the equalization block for high frequencies but not for low frequencies. For low frequency adjustment, the control block controls the normalized signal amplitude in the signal normalization block. In this manner, controlled adjustment for low frequency content is performed in the signal normalization block.
    • 公开了一种用于调整从通信路径接收的信号的系统和方法。 接收机可以接收来自衰减信号的至少一些频率分量的通信路径的信号。 接收机可以包括调整接收信号的频率内容中的至少一些的均衡块,提供归一化信号幅度和/或归一化边沿斜率的信号归一化块以及控制块。 在一个实施例中,控制块控制用于高频而不是低频的均衡块中的频率调整。 对于低频调整,控制块控制信号归一化块中的归一化信号幅度。 以这种方式,在信号归一化块中执行低频内容的受控调整。
    • 9. 发明授权
    • Phase lock loop and method for operating the same
    • 锁相环及其操作方法
    • US07355462B1
    • 2008-04-08
    • US11456484
    • 2006-07-10
    • Wilson WongRakesh H. PatelSergey Shumarayev
    • Wilson WongRakesh H. PatelSergey Shumarayev
    • H03L7/06
    • H03L7/089H03L7/093H03L7/18
    • A digital controller for a voltage controlled oscillator (VCO) is provided within a phase lock loop (PLL). The digital controller includes a digital filter having first and second inputs for receiving upward and downward adjustment signals, respectively. The digital filter generates an increment signal and a decrement signal in response to the upward and downward adjustment signals, respectively. The digital controller includes a digital counter having first and second inputs for receiving the increment and decrement signals, respectively. The digital counter generates a multi-bit output signal that represents a running sum of the increment and decrement signals. The digital controller further includes a digital-to-analog converter (DAC) having an input for receiving the running sum output signal generated by the digital counter. The DAC is defined to generate a control voltage for the VCO in response to receipt of the running sum output signal from the digital counter.
    • 在锁相环(PLL)内提供压控振荡器(VCO)的数字控制器。 数字控制器包括具有分别用于接收上下调节信号的第一和第二输入的数字滤波器。 数字滤波器分别响应于上下调节信号产生增量信号和减量信号。 数字控制器包括一个数字计数器,它具有分别用于接收增量和减量信号的第一和第二输入端。 数字计数器产生一个多位输出信号,表示增量和减量信号的运行和。 数字控制器还包括具有用于接收由数字计数器产生的运行和输出信号的输入的数模转换器(DAC)。 DAC被定义为响应于来自数字计数器的运行和输出信号的接收而产生用于VCO的控制电压。