会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Signal adjustment receiver circuitry
    • 信号调节接收器电路
    • US07733982B2
    • 2010-06-08
    • US12511022
    • 2009-07-28
    • Wilson WongRakesh H. PatelSergey ShumarayevTin H. Lai
    • Wilson WongRakesh H. PatelSergey ShumarayevTin H. Lai
    • H03K9/00H04L27/00
    • H04B7/005H04L25/03006H04L25/061
    • Systems and methods for adjusting a signal received from a communication path are disclosed. A receiver can receive a signal from a communication path which attenuates at least some frequency components of the signal. The receiver can include an equalization block that adjusts at least some of the frequency content of the received signal, a signal normalization block that provides a normalized signal amplitude and/or a normalized edge slope, and a control block. In one embodiment, the control block controls frequency adjustment in the equalization block for high frequencies but not for low frequencies. For low frequency adjustment, the control block controls the normalized signal amplitude in the signal normalization block. In this manner, controlled adjustment for low frequency content is performed in the signal normalization block.
    • 公开了一种用于调整从通信路径接收的信号的系统和方法。 接收机可以接收来自衰减信号的至少一些频率分量的通信路径的信号。 接收机可以包括调整接收信号的频率内容中的至少一些的均衡块,提供归一化信号幅度和/或归一化边沿斜率的信号归一化块以及控制块。 在一个实施例中,控制块控制用于高频而不是低频的均衡块中的频率调整。 对于低频调整,控制块控制信号归一化块中的归一化信号幅度。 以这种方式,在信号归一化块中执行低频内容的受控调整。
    • 2. 发明申请
    • SIGNAL ADJUSTMENT RECEIVER CIRCUITRY
    • 信号调整接收机电路
    • US20090285275A1
    • 2009-11-19
    • US12511022
    • 2009-07-28
    • Wilson WongRakesh H. PatelSergey ShumarayevTin H. Lai
    • Wilson WongRakesh H. PatelSergey ShumarayevTin H. Lai
    • H04L27/01
    • H04B7/005H04L25/03006H04L25/061
    • Systems and methods for adjusting a signal received from a communication path are disclosed. A receiver can receive a signal from a communication path which attenuates at least some frequency components of the signal. The receiver can include an equalization block that adjusts at least some of the frequency content of the received signal, a signal normalization block that provides a normalized signal amplitude and/or a normalized edge slope, and a control block. In one embodiment, the control block controls frequency adjustment in the equalization block for high frequencies but not for low frequencies. For low frequency adjustment, the control block controls the normalized signal amplitude in the signal normalization block. In this manner, controlled adjustment for low frequency content is performed in the signal normalization block.
    • 公开了一种用于调整从通信路径接收的信号的系统和方法。 接收机可以接收来自衰减信号的至少一些频率分量的通信路径的信号。 接收机可以包括调整接收信号的频率内容中的至少一些的均衡块,提供归一化信号幅度和/或归一化边沿斜率的信号归一化块以及控制块。 在一个实施例中,控制块控制用于高频而不是低频的均衡块中的频率调整。 对于低频调整,控制块控制信号归一化块中的归一化信号幅度。 以这种方式,在信号归一化块中执行低频内容的受控调整。
    • 4. 发明授权
    • Comparator offset cancellation assisted by PLD resources
    • 比较器偏移消除由PLD资源辅助
    • US07541857B1
    • 2009-06-02
    • US11323571
    • 2005-12-29
    • Wilson WongTin H. LaiSergey ShumarayevRakesh H. Patel
    • Wilson WongTin H. LaiSergey ShumarayevRakesh H. Patel
    • H03L5/00
    • H03F3/45183H03F3/45632H03F2203/45212H03F2203/45646H03F2203/45681H03F2203/45702H03F2203/45726
    • An impedance compensation circuit for inputs of a programmable device includes programmable impedance circuits connected with input nodes. The programmable impedance circuits can be configured to apply a compensating voltages to input nodes to reduce or eliminate unwanted offset voltages. An impedance compensation circuit may include resistors in series or current sources in parallel. A set of bypass switches selectively apply each resistor or current source to an input node, thereby changing the offset voltage of the node and compensating for impedance mismatches. Control logic provides signals to control the bypass switches. The control logic may be implemented using programmable device resources, enabling the control logic to be updated and improved after the manufacturing of the device is complete. The control logic can automatically evaluate offset voltages at any time and change compensating impedances accordingly. This reduces manufacturing costs and takes into account temperature and aging effects.
    • 用于可编程器件的输入的阻抗补偿电路包括与输入节点连接的可编程阻抗电路。 可编程阻抗电路可以配置为向输入节点施加补偿电压以减少或消除不期望的失调电压。 阻抗补偿电路可以包括并联的串联或电流源的电阻器。 一组旁路开关选择性地将每个电阻器或电流源施加到输入节点,从而改变节点的偏移电压并补偿阻抗失配。 控制逻辑提供信号来控制旁路开关。 可以使用可编程设备资源实现控制逻辑,使得在设备的制造完成之后能够更新和改进控制逻辑。 控制逻辑可以随时自动评估偏移电压,并相应地改变补偿阻抗。 这降低了制造成本并考虑了温度和老化的影响。
    • 5. 发明授权
    • Signal adjustment receiver circuitry
    • 信号调节接收器电路
    • US07590174B2
    • 2009-09-15
    • US11312181
    • 2005-12-20
    • Wilson WongRakesh H PatelSergey ShumarayevTin H Lai
    • Wilson WongRakesh H PatelSergey ShumarayevTin H Lai
    • H03H7/30H03H7/40H03K5/159
    • H04B7/005H04L25/03006H04L25/061
    • Systems and methods for adjusting a signal received from a communication path are disclosed. A receiver can receive a signal from a communication path which attenuates at least some frequency components of the signal. The receiver can include an equalization block that adjusts at least some of the frequency content of the received signal, a signal normalization block that provides a normalized signal amplitude and/or a normalized edge slope, and a control block. In one embodiment, the control block controls frequency adjustment in the equalization block for high frequencies but not for low frequencies. For low frequency adjustment, the control block controls the normalized signal amplitude in the signal normalization block. In this manner, controlled adjustment for low frequency content is performed in the signal normalization block.
    • 公开了一种用于调整从通信路径接收的信号的系统和方法。 接收机可以接收来自衰减信号的至少一些频率分量的通信路径的信号。 接收机可以包括调整接收信号的频率内容中的至少一些的均衡块,提供归一化信号幅度和/或归一化边沿斜率的信号归一化块以及控制块。 在一个实施例中,控制块控制用于高频而不是低频的均衡块中的频率调整。 对于低频调整,控制块控制信号归一化块中的归一化信号幅度。 以这种方式,在信号归一化块中执行低频内容的受控调整。
    • 6. 发明授权
    • Dynamic bias circuit
    • 动态偏置电路
    • US07358883B1
    • 2008-04-15
    • US11470343
    • 2006-09-06
    • Tin H. LaiWilson WongSergey Shumarayev
    • Tin H. LaiWilson WongSergey Shumarayev
    • H03M1/66
    • G11C7/12G11C7/1045H03M1/662
    • A bias circuit includes a digital to analog converter (D2A) generating an output representing a voltage level for tuning an analog signal. The D2A is coupled to a primary register frame that includes a plurality of register frames that are serially linked. The bias circuit includes a decoder also coupled to the primary register frame. An output enable logic module is also included. The output enable logic module determines when the primary register has a complete data set as the data is shifted into the primary register frame from a memory region that may be a ROM, RAM, soft IP of a PLD, an intelligent host or tester serial data input stream. A method for adjusting a signal through a bias circuit is also provided.
    • 偏置电路包括产生表示用于调谐模拟信号的电压电平的输出的数模转换器(D2A)。 D2A耦合到包括多个串行连接的寄存器帧的主寄存器帧。 偏置电路包括还耦合到主寄存器框架的解码器。 还包括一个输出使能逻辑模块。 输出使能逻辑模块确定主寄存器何时具有完整数据集,因为数据从可能是ROM,RAM,PLD的软IP,智能主机或测试仪串行数据的存储器区域移入主寄存器帧 输入流。 还提供了一种通过偏置电路调整信号的方法。