会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明申请
    • CORRECTABLE CONFIGURATION DATA COMPRESSION AND DECOMPRESSION SYSTEM
    • 正确的配置数据压缩和解密系统
    • US20150058695A1
    • 2015-02-26
    • US13972812
    • 2013-08-21
    • VIA TECHNOLOGIES, INC.
    • G. Glenn HenryDinesh K. Jain
    • H03M13/05G06F11/10
    • G06F11/10H03M7/702H03M13/05
    • An apparatus has a shared fuse array and a plurality of microprocessor cores. The shared fuse array is disposed on a die, the shared fuse array having a plurality of semiconductor fuses programmed with compressed configuration data and error checking and correction (ECC) codes. The plurality of microprocessor cores is disposed on the die, where each of the plurality of microprocessor cores is coupled to the shared fuse array and is configured to access all of the compressed configuration data during power-up/reset, for initialization of elements within the each of the plurality of cores. The each of the plurality of cores includes a reset controller that is configured to access the compressed configuration data and the ECC codes, to correct errors resulting in corrected compressed configuration data, to decompress all of the corrected compressed configuration data, and to distribute decompressed configuration data to initialize the elements.
    • 一种装置具有共享熔丝阵列和多个微处理器核心。 共享保险丝阵列设置在管芯上,共享保险丝阵列具有多个半导体保险丝,其编程有压缩配置数据和错误校验(ECC)代码。 多个微处理器核心设置在管芯上,其中多个微处理器核心中的每一个耦合到共享熔丝阵列,并且被配置为在上电/复位期间访问所有压缩的配置数据,用于初始化 多个核心中的每一个。 所述多个核心中的每一个包括复位控制器,其被配置为访问所述压缩配置数据和所述ECC代码,以校正导致校正的压缩配置数据的错误,以解压缩所有经校正的压缩配置数据,并且分发解压缩配置 数据初始化元素。
    • 7. 发明申请
    • MULTI-CORE FUSE DECOMPRESSION MECHANISM
    • 多核保险丝分解机制
    • US20150058563A1
    • 2015-02-26
    • US13972358
    • 2013-08-21
    • VIA TECHNOLOGIES, INC.
    • G. Glenn HenryDinesh K. Jain
    • G06F3/06G11C17/16G06F12/08
    • G06F15/177G06F12/0802G11C17/16G11C29/785
    • An apparatus is contemplated for storing and decompressing configuration data in a multi-core microprocessor. The apparatus includes a shared fuse array and a plurality of microprocessor cores. The shared fuse array is disposed on a die and comprises a plurality of semiconductor fuses programmed with compressed configuration data. The plurality of microprocessor cores is also disposed on the die, where each of the plurality of microprocessor cores is coupled to the shared fuse array and is configured to access all of the compressed configuration data during power-up/reset, for initialization of elements within the each of the plurality of cores. The each of the plurality of cores have a reset controller that is configured to decompress the all of the compressed configuration data, and to distribute decompressed configuration data to initialize the elements.
    • 设想用于在多核微处理器中存储和解压缩配置数据的装置。 该装置包括共享熔丝阵列和多个微处理器核。 共享保险丝阵列设置在管芯上并且包括用压缩配置数据编程的多个半导体保险丝。 多个微处理器核心也设置在管芯上,其中多个微处理器核心中的每一个耦合到共享熔丝阵列,并且被配置为在上电/复位期间访问所有压缩的配置数据,用于初始化内部的元件 多个核心中的每一个。 多个核心中的每一个具有复位控制器,其被配置为解压缩所有压缩的配置数据,并且分发解压缩的配置数据以初始化元件。
    • 8. 发明授权
    • Correctable configuration data compression and decompression system
    • 可修正的配置数据压缩和解压系统
    • US09348690B2
    • 2016-05-24
    • US13972812
    • 2013-08-21
    • VIA TECHNOLOGIES, INC.
    • G. Glenn HenryDinesh K. Jain
    • G06F11/10H03M13/05H03M7/30
    • G06F11/10H03M7/702H03M13/05
    • An apparatus has a shared fuse array and a plurality of x86-compatible microprocessors disposed on a die. The shared fuse array has a plurality of semiconductor fuses programmed with compressed configuration data and error checking and correction (ECC) codes accessible by a plurality of x86-compatible microprocessors and another plurality of semiconductor fuses programmed with uncompressed system hardware configuration data that is employed to initialize control circuit elements within the plurality of x86-compatible microprocessors. The plurality of microprocessor cores is disposed on the die, where each of the plurality of microprocessors is coupled to the shared fuse array and is configured to access all of the compressed configuration data during power-up/reset, for initialization of elements within the each of the plurality of microprocessors. The each of the plurality of microprocessors includes a reset controller that is configured to access the compressed configuration data and the ECC codes, to correct errors in said compressed configuration data resulting in corrected compressed configuration data, to decompress the corrected compressed configuration data, and to distribute decompressed configuration data to initialize the elements.
    • 一种装置具有共享熔丝阵列和设置在管芯上的多个x86兼容的微处理器。 共享熔丝阵列具有多个半导体熔丝,其编程有压缩配置数据,并且可由多个x86兼容微处理器访问的错误校验和校正(ECC)代码以及用未压缩系统硬件配置数据编程的另一多个半导体熔丝, 初始化多个x86兼容微处理器内的控制电路元件。 多个微处理器核心设置在管芯上,其中多个微处理器中的每一个耦合到共享熔丝阵列,并且被配置为在上电/复位期间访问所有压缩的配置数据,用于初始化每个 的多个微处理器。 所述多个微处理器中的每一个包括复位控制器,其被配置为访问所述压缩配置数据和所述ECC代码,以校正导致校正的压缩配置数据的所述压缩配置数据中的错误,以解压缩所述经校正的压缩配置数据,以及 分发解压缩的配置数据来初始化元素。