会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 8. 发明申请
    • NONVOLATILE SEMICONDUCTOR MEMORY DEVICE AND MANUFACTURING METHOD THEREOF
    • 非易失性半导体存储器件及其制造方法
    • US20080261365A1
    • 2008-10-23
    • US11865657
    • 2007-10-01
    • Yoshitaka SASAGOTakashi Kobayashi
    • Yoshitaka SASAGOTakashi Kobayashi
    • H01L21/8247
    • H01L29/7881G11C16/0483H01L27/115H01L27/11521H01L29/40114H01L29/42328
    • A technology realizing decreases of capacitance between the adjoining floating gates and of the threshold voltage shift caused by interference between the adjoining memory cells in a nonvolatile semiconductor memory device with the advances of miniaturization in the period following the 90 nm generation. By having the floating gate 3 of a memory cell with an inverse T-shape and the dimension of a part of the floating gate through the control gate 4 and the second insulator film 8 being smaller than the bottom part of the floating gate, the effects of a threshold voltage shift is reduced maintaining the adequate area of the gap between the floating gate 3 and the control gate 4, decreasing the opposing area of the gap of the floating gates 3 underneath the adjoining word lines WL, maintaining the capacity coupling ratio between the floating gate 3 and the control gate, and reducing the opposing area of the gap of the adjoining floating gates 3.
    • 一种实现相邻浮栅之间的电容减小的技术和由非易失性半导体存储器件中相邻的存储单元之间的干扰引起的阈值电压偏移与90nm代之后的周期内的小型化的进步。 通过使具有逆T形的存储单元的浮置栅极3和通过控制栅极4和第二绝缘膜8的一部分浮动栅极的尺寸小于浮动栅极的底部的尺寸, 维持阈值电压偏移的维持维持浮动栅极3和控制栅极4之间的间隙的适当面积,减小相邻字线WL下面的浮动栅极3的间隙的相对面积,从而保持 浮动栅极3和控制栅极,并且减小邻接的浮动栅极3的间隙的相对面积。