会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明申请
    • SIGNAL INTERPOLATION DEVICE AND PARALLEL A/D CONVERTING DEVICE
    • 信号插值器件和并联A / D转换器件
    • US20130201048A1
    • 2013-08-08
    • US13717410
    • 2012-12-17
    • Junya MATSUNOTetsuro ITAKURA
    • Junya MATSUNOTetsuro ITAKURA
    • H03H11/22H03M1/36
    • H03H11/22H03M1/204H03M1/205H03M1/36H03M1/365
    • There is provided a signal interpolation device, including: a first amplifier to generate a first signal representing a difference between an input signal and a first reference voltage; a second amplifier to generate a second signal representing a difference between the input signal and a second reference voltage; a first output amplifier to amplify the first signal to generate a first output signal; a second output amplifier to amplify the second signal to generate a second output signal; a third output amplifier to amplify a sum of a first interpolation signal and the first signal to generate a third output signal, the first interpolation signal representing a voltage generated by dividing a difference between the first reference voltage and the second reference voltage by “2̂n”; and a fourth output amplifier to amplify a difference between the second signal and the first interpolation signal to generate a fourth output signal.
    • 提供了一种信号插值装置,包括:第一放大器,用于产生表示输入信号和第一参考电压之间的差的第一信号; 第二放大器,用于产生表示所述输入信号和第二参考电压之间的差的第二信号; 第一输出放大器,用于放大第一信号以产生第一输出信号; 第二输出放大器,用于放大第二信号以产生第二输出信号; 第三输出放大器,用于放大第一内插信号和第一信号的和以产生第三输出信号,第一内插信号表示通过将第一参考电压和第二参考电压之间的差除以“2n”而产生的电压, ; 以及第四输出放大器,用于放大第二信号和第一内插信号之间的差以产生第四输出信号。
    • 2. 发明申请
    • ANALOG-TO-DIGITAL CONVERTER
    • 模拟数字转换器
    • US20120105264A1
    • 2012-05-03
    • US12981664
    • 2010-12-30
    • Seung-Tak RyuJong-In KimKi-Jin KimKwang Ho Ahn
    • Seung-Tak RyuJong-In KimKi-Jin KimKwang Ho Ahn
    • H03M1/38
    • H03M1/002H03M1/205H03M1/206H03M1/365
    • An analog-to-digital converter includes: a first latch row corresponding to a first stage; a second latch row corresponding to a second stage; and a digital processor for encoding output signals of the second latch row and generating a digital signal. The first latch row includes a plurality of first latches that receive an analog input signal and reference voltages and operate in synchronization with a first clock signal, and the second latch row includes: a plurality of second latches that receive outputs signals of the plurality of first latches and operate in synchronization with a second clock signal delayed from the first reference clock; and a plurality of third latches that receive output signals of two neighboring latches of the plurality of first latches and operate in synchronization with the second clock signal by means of an interpolation technique.
    • 模数转换器包括:对应于第一级的第一锁存行; 对应于第二级的第二锁存行; 以及用于对第二锁存行的输出信号进行编码并产生数字信号的数字处理器。 第一锁存行包括接收模拟输入信号和参考电压并与第一时钟信号同步操作的多个第一锁存器,并且第二锁存行包括:多个第二锁存器,其接收多个第一锁存器的输出信号 锁存并与从第一参考时钟延迟的第二时钟信号同步操作; 以及多个第三锁存器,其接收所述多个第一锁存器中的两个相邻锁存器的输出信号,并且通过插值技术与所述第二时钟信号同步地操作。
    • 7. 发明申请
    • Precise differential voltage interpolation analog-to-digital converter having double interpolation using nonlinear resistors
    • US20030043065A1
    • 2003-03-06
    • US10027710
    • 2001-12-20
    • Heng-Chih LinBaher S. Haroun
    • H03M001/34
    • H03M1/205H03M1/0682H03M1/365
    • A flash analog-to-digital converter having precise differential voltage interpolation without the use of silicide-blocked resistors. A reference conversion voltage output portion converts an analog input voltage on the basis of a plurality of reference voltages into a plurality of reference conversion voltages. An intermediate voltage generating portion includes a predetermined number of non-linear resistance units respectively provided between one voltage and the other voltage in pairs of a predetermined number of the plurality of reference conversion voltages to generate a plurality of intermediate voltages by resistance division using the predetermined number of non-linear resistance units. In addition, the intermediate voltage generating portion generates a plurality of conversion voltages. A digital data output portion outputs the digital output voltage on the basis of the plurality of conversion voltages using double interpolation. Each of the predetermined number of non-linear resistance units includes a first input terminal connected to the one voltage, a second input terminal connected to the other voltage, and a plurality of non-linear resistor elements having the same resistance value connected in series between the first and second input terminals. The plurality of intermediate voltages includes at least part of voltages obtained from one end of each of the plurality of non-linear resistor elements.
    • 8. 发明授权
    • Multi-stage interpolating analog-to-digital conversion
    • 多级内插模数转换
    • US5867116A
    • 1999-02-02
    • US682437
    • 1996-07-17
    • Katsufumi NakamuraEdmond Patrick Coady
    • Katsufumi NakamuraEdmond Patrick Coady
    • H03M1/06H03M1/16H03M1/36
    • H03M1/165H03M1/069H03M1/205H03M1/365
    • In a multi-stage, multi-residue interpolating analog-to-digital converter (ADC), which is suitable for pipelined implementation, inputs of at least three amplifiers are "leapfrog" switched to adjacent nodes of a first interpolation ladder having discrete voltage levels established thereon. Pairs of the amplifiers drive second interpolation ladders to establish additional discrete voltage levels (in a nominal and an overlap conversion region) at nodes of the second interpolation ladders. A bank of comparators compares a predetermined threshold voltage, e.g., ground, to several of the discrete voltage levels at the nodes of the first interpolation ladder. The switches controlling which inputs of the amplifiers are connected to which nodes of the first interpolation ladder are controlled by a logic circuit which is driven by outputs of the bank of comparators. Alternatively, the bank of comparators compares an input voltage of the ADC to voltage levels established by the first interpolation ladder. In which case, the voltages at the nodes of the interpolation ladder to which the amplifiers are connected are amplified with respect to the input voltage of the ADC.
    • 在适用于流水线实现的多级多残留内插模数转换器(ADC)中,至少三个放大器的输入“跨越”切换到具有离散电压电平的第一插值梯级的相邻节点 在其上建立。 对放大器驱动第二插值梯,以在第二插值梯的节点处建立额外的离散电压电平(在标称和重叠转换区域中)。 比较器组将预定阈值电压(例如接地)与第一内插梯的节点处的几个离散电压电平进行比较。 所述开关控制放大器的哪个输入端连接到第一插值梯形图的哪些节点由由比较器组的输出驱动的逻辑电路控制。 或者,比较器组将ADC的输入电压与由第一插值梯形图建立的电压电平进行比较。 在这种情况下,放大器所连接的内插梯的节点处的电压相对于ADC的输入电压被放大。
    • 9. 发明授权
    • Folding stage and folding analog-to-digital converter
    • 折叠台和折叠模数转换器
    • US5640163A
    • 1997-06-17
    • US498074
    • 1995-07-05
    • Bram NautaArnoldus G. W. Venes
    • Bram NautaArnoldus G. W. Venes
    • H03M1/12H03M1/20H03M1/36H03M1/38
    • H03M1/205H03M1/141
    • A folding stage for a folding analog-to-digital converter includes a plurality of consecutive reference terminals providing ascending different reference voltages, a first summing node, a second summing node and a first output node. A plurality of differentially coupled transistor pairs wherein each of the pairs has a first transistor having a main current path and a control electrode which is coupled to an input terminal (IT) for receiving an input voltage to be folded and a second transistor having a main current path and a control electrode which is coupled to a respective one of the consecutive reference terminals. The main current path of the first transistor of the consecutive transistor pairs is coupled alternately to the first summing node and the second summing node, and the main current path of the associated second transistor is coupled alternately to the second summing node and the first summing node. A current-to-voltage converter includes a first resistor connected between the first output node and the first summing node to provide a first output voltage.
    • 用于折叠模数转换器的折叠台包括提供不同参考电压的多个连续参考端子,第一求和节点,第二求和节点和第一输出节点。 多个差分耦合晶体管对,其中每对具有具有主电流路径的第一晶体管和耦合到用于接收要折叠的输入电压的输入端(IT)的控制电极和具有主电流路径的第二晶体管 电流路径和耦合到相应的一个连续参考端的控制电极。 连续晶体管对的第一晶体管的主电流路径被交替地耦合到第一求和节点和第二求和节点,并且相关联的第二晶体管的主电流路径被交替地耦合到第二求和节点和第一求和节点 。 电流 - 电压转换器包括连接在第一输出节点和第一求和节点之间以提供第一输出电压的第一电阻器。