会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明授权
    • Use of a DLL to optimize an ADC performance
    • 使用DLL来优化ADC性能
    • US08786483B1
    • 2014-07-22
    • US13830382
    • 2013-03-14
    • Frederick Carnegie ThompsonBarry Stakely
    • Frederick Carnegie ThompsonBarry Stakely
    • H03M1/38
    • H03M1/0836H03M1/125H03M1/462
    • Embodiments of the present invention may provide an improved apparatus and method for correcting timing errors associated with process, voltage, and temperature effects in asynchronous successive approximation register (SAR) analog-to-digital converters (ADC). A SAR ADC may include a timer comprising programmable timing circuits that may ensure that the different components of the SAR ADC are operating according to a timing scheme. Operation of the timing circuits may vary with process, voltage, and temperature, which may adversely affect the timing/accuracy of the SAR ADC. The ADC may include a reference circuit provided on the same integrated circuit as the SAR ADC that may provide a timing reference for the timing circuits. If the reference circuit indicates that the timing circuits are operating faster or slower than ideal, timing values within the timing circuits may be revised to compensate for such variations.
    • 本发明的实施例可以提供用于校正与异步逐次逼近寄存器(SAR)模数转换器(ADC)中的过程,电压和温度效应相关联的定时误差的改进的装置和方法。 SAR ADC可以包括定时器,其包括可编程定时电路,其可以确保SAR ADC的不同部件根据定时方案工作。 定时电路的工作可能随过程,电压和温度而变化,这可能不利地影响SAR ADC的定时/精度。 ADC可以包括与SAR ADC相同的集成电路上提供的参考电路,该ADC可以为定时电路提供定时参考。 如果参考电路指示定时电路的运行速度比理想速度更快或更慢,则定时电路内的定时值可被修改以补偿这种变化。
    • 4. 发明授权
    • Current steering digital-to-analog converter
    • 电流转向数模转换器
    • US07994957B2
    • 2011-08-09
    • US12560602
    • 2009-09-16
    • John Jude O'DonnellFrederick Carnegie Thompson
    • John Jude O'DonnellFrederick Carnegie Thompson
    • H03M1/66
    • H03M1/0836H03M1/66
    • A digital to analog converter (DAC) module receives an input digital signal having a first data rate and is associated with a first frequency, the DAC module also receiving a synchronization signal having a second frequency that is higher than the first frequency. The DAC module includes an up-sampling circuit to generate a first digital signal having bit values of the input digital signal alternating with zero values, the first digital signal having a data rate that is higher than the first data rate; a delay circuit to delay the first digital signal by a time period to generate a second digital signal; a first DAC cell to generate a first analog signal based on the first digital signal, the first DAC cell being synchronized by the synchronization signal; a second DAC cell to generate a second analog signal based on the second digital signal, the second DAC cell being synchronized by the synchronization signal; and an adder to sum the first and second analog signals and generate a third analog signal.
    • 数模转换器(DAC)模块接收具有第一数据速率并与第一频率相关联的输入数字信号,DAC模块还接收具有高于第一频率的第二频率的同步信号。 DAC模块包括上采样电路,用于产生具有与零值交替的输入数字信号的位值的第一数字信号,第一数字信号具有高于第一数据速率的数据速率; 延迟电路,用于将第一数字信号延迟一段时间以产生第二数字信号; 第一DAC单元,用于基于第一数字信号产生第一模拟信号,第一DAC单元由同步信号同步; 第二DAC单元,用于基于所述第二数字信号产生第二模拟信号,所述第二DAC单元由所述同步信号同步; 以及加法器,用于对第一和第二模拟信号求和并产生第三模拟信号。