会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明申请
    • Method of Manufacturing Three Dimensional Semiconductor Memory Device
    • 制造三维半导体存储器件的方法
    • US20150104916A1
    • 2015-04-16
    • US14248003
    • 2014-04-08
    • Joon-Suk LeeWoong LEEHun-Hyeong LIMKi-Hyun HWANG
    • Joon-Suk LeeWoong LEEHun-Hyeong LIMKi-Hyun HWANG
    • H01L27/115
    • H01L27/11578H01L27/1157H01L27/11582
    • A method of manufacturing a three-dimensional semiconductor memory device is provided. The method includes alternately stacking a first insulation film, a first sacrificial film, alternating second insulation films and second sacrificial films, a third sacrificial film and a third insulation film on a substrate. A channel hole is formed to expose a portion of the substrate while passing through the first insulation film, the first sacrificial film, the second insulation films, the second sacrificial films, the third sacrificial film and the third insulation film. The method further includes forming a semiconductor pattern on the portion of the substrate exposed in the channel hole by epitaxial growth. Forming the semiconductor pattern includes forming a lower epitaxial film, doping an impurity into the lower epitaxial film, and forming an upper epitaxial film on the lower epitaxial film. Forming the lower epitaxial film, doping the impurity into the lower epitaxial film and forming the upper epitaxial film are all performed in-situ, and the semiconductor pattern includes a doped region and an undoped region.
    • 提供一种制造三维半导体存储器件的方法。 该方法包括在基板上交替堆叠第一绝缘膜,第一牺牲膜,交替的第二绝缘膜和第二牺牲膜,第三牺牲膜和第三绝缘膜。 形成通道孔,以在穿过第一绝缘膜,第一牺牲膜,第二绝缘膜,第二牺牲膜,第三牺牲膜和第三绝缘膜的同时暴露衬底的一部分。 该方法还包括通过外延生长在暴露在通道孔中的衬底的部分上形成半导体图案。 形成半导体图案包括形成下部外延膜,将杂质掺杂到下部外延膜中,以及在下部外延膜上形成上部外延膜。 形成下部外延膜,将杂质掺杂到下部外延膜中并形成上部外延膜全部原位进行,并且半导体图案包括掺杂区域和未掺杂区域。
    • 3. 发明申请
    • GATE STRUCTURES
    • 门结构
    • US20120187470A1
    • 2012-07-26
    • US13340968
    • 2011-12-30
    • Jung-Hwan KIMSung-Ho HeoJae-Ho ChoiHun-Hyeong LimKi-Hyun HwangWoo-Sung Lee
    • Jung-Hwan KIMSung-Ho HeoJae-Ho ChoiHun-Hyeong LimKi-Hyun HwangWoo-Sung Lee
    • H01L29/788
    • H01L21/28273H01L27/11531
    • A method of forming a gate structure includes forming a tunnel insulation layer pattern on a substrate, forming a floating gate on the tunnel insulation layer pattern, forming a dielectric layer pattern on the floating gate, the dielectric layer pattern including a first oxide layer pattern, a nitride layer pattern on the first oxide layer pattern, and a second oxide layer pattern on the nitride layer pattern, the second oxide layer pattern being formed by performing an anisotropic plasma oxidation process on the nitride layer, such that a first portion of the second oxide layer pattern on a top surface of the floating gate has a larger thickness than a second portion of the second oxide layer pattern on a sidewall of the floating gate, and forming a control gate on the second oxide layer.
    • 形成栅极结构的方法包括在衬底上形成隧道绝缘层图案,在隧道绝缘层图案上形成浮栅,在浮栅上形成电介质层图案,电介质层图案包括第一氧化层图案, 所述第一氧化物层图案上的氮化物层图案和所述氮化物层图案上的第二氧化物层图案,所述第二氧化物层图案通过在所述氮化物层上进行各向异性等离子体氧化处理而形成,使得所述第二氧化物层图案的第二部分 在浮置栅极的顶表面上的氧化物层图案具有比浮置栅极的侧壁上的第二氧化物层图案的第二部分更大的厚度,并且在第二氧化物层上形成控制栅极。
    • 5. 发明授权
    • Gate structures
    • 门结构
    • US08659069B2
    • 2014-02-25
    • US13340968
    • 2011-12-30
    • Jung-Hwan KimSung-Ho HeoJae-Ho ChoiHun-Hyeong LimKi-Hyun HwangWoo-Sung Lee
    • Jung-Hwan KimSung-Ho HeoJae-Ho ChoiHun-Hyeong LimKi-Hyun HwangWoo-Sung Lee
    • H01L29/788
    • H01L21/28273H01L27/11531
    • A method of forming a gate structure includes forming a tunnel insulation layer pattern on a substrate, forming a floating gate on the tunnel insulation layer pattern, forming a dielectric layer pattern on the floating gate, the dielectric layer pattern including a first oxide layer pattern, a nitride layer pattern on the first oxide layer pattern, and a second oxide layer pattern on the nitride layer pattern, the second oxide layer pattern being formed by performing an anisotropic plasma oxidation process on the nitride layer, such that a first portion of the second oxide layer pattern on a top surface of the floating gate has a larger thickness than a second portion of the second oxide layer pattern on a sidewall of the floating gate, and forming a control gate on the second oxide layer.
    • 形成栅极结构的方法包括在衬底上形成隧道绝缘层图案,在隧道绝缘层图案上形成浮栅,在浮栅上形成电介质层图案,电介质层图案包括第一氧化物层图案, 所述第一氧化物层图案上的氮化物层图案和所述氮化物层图案上的第二氧化物层图案,所述第二氧化物层图案通过在所述氮化物层上进行各向异性等离子体氧化处理而形成,使得所述第二氧化物层图案的第二部分 在浮置栅极的顶表面上的氧化物层图案具有比浮置栅极的侧壁上的第二氧化物层图案的第二部分更大的厚度,并且在第二氧化物层上形成控制栅极。
    • 7. 发明授权
    • Method of manufacturing three dimensional semiconductor memory device
    • 制造三维半导体存储器件的方法
    • US09064736B2
    • 2015-06-23
    • US14248003
    • 2014-04-08
    • Joon-Suk LeeWoong LeeHun-Hyeong LimKi-Hyun Hwang
    • Joon-Suk LeeWoong LeeHun-Hyeong LimKi-Hyun Hwang
    • H01L21/311H01L27/115
    • H01L27/11578H01L27/1157H01L27/11582
    • A method of manufacturing a three-dimensional semiconductor memory device is provided. The method includes alternately stacking a first insulation film, a first sacrificial film, alternating second insulation films and second sacrificial films, a third sacrificial film and a third insulation film on a substrate. A channel hole is formed to expose a portion of the substrate while passing through the first insulation film, the first sacrificial film, the second insulation films, the second sacrificial films, the third sacrificial film and the third insulation film. The method further includes forming a semiconductor pattern on the portion of the substrate exposed in the channel hole by epitaxial growth. Forming the semiconductor pattern includes forming a lower epitaxial film, doping an impurity into the lower epitaxial film, and forming an upper epitaxial film on the lower epitaxial film. Forming the lower epitaxial film, doping the impurity into the lower epitaxial film and forming the upper epitaxial film are all performed in-situ, and the semiconductor pattern includes a doped region and an undoped region.
    • 提供一种制造三维半导体存储器件的方法。 该方法包括在基板上交替堆叠第一绝缘膜,第一牺牲膜,交替的第二绝缘膜和第二牺牲膜,第三牺牲膜和第三绝缘膜。 形成通道孔,以在穿过第一绝缘膜,第一牺牲膜,第二绝缘膜,第二牺牲膜,第三牺牲膜和第三绝缘膜的同时暴露衬底的一部分。 该方法还包括通过外延生长在暴露在通道孔中的衬底的部分上形成半导体图案。 形成半导体图案包括形成下部外延膜,将杂质掺杂到下部外延膜中,以及在下部外延膜上形成上部外延膜。 形成下部外延膜,将杂质掺杂到下部外延膜中并形成上部外延膜全部原位进行,并且半导体图案包括掺杂区域和未掺杂区域。