会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明申请
    • MEMORY SYSTEM HAVING NONVOLATILE SEMICONDUCTOR MEMORIES
    • 具有非易失性半导体存储器的存储器系统
    • US20120063234A1
    • 2012-03-15
    • US13226180
    • 2011-09-06
    • Hitoshi SHIGAMasahiro Yoshihara
    • Hitoshi SHIGAMasahiro Yoshihara
    • G11C16/10G11C16/06G11C16/04
    • G11C16/10G11C16/30
    • According to one embodiment, a memory system includes a first nonvolatile semiconductor memory, a second nonvolatile semiconductor memory and a controller. The first memory has memory cells and executes a first operation that is at least one of write, read, and erase operations with respect to the memory cells. The first operation includes a first sub-operation and a second-sub operation that consume a current which is equal to or higher than a predetermined current. The second memory has memory cells and executes a second operation that is at least one of write, read, and erase operations with respect to the memory cells. The second operation includes a third sub-operation and a fourth sub-operation that consume a current which is equal to or higher than the predetermined current. The controller controls the first operation and the second operation of the first memory and the second memory.
    • 根据一个实施例,存储器系统包括第一非易失性半导体存储器,第二非易失性半导体存储器和控制器。 第一存储器具有存储器单元并且执行与存储器单元相关的写入,读取和擦除操作中的至少一个的第一操作。 第一操作包括消耗等于或高于预定电流的电流的第一子操作和第二子操作。 第二存储器具有存储单元并且执行与存储单元相关的写入,读取和擦除操作中的至少一个的第二操作。 第二操作包括消耗等于或高于预定电流的电流的第三子操作和第四子操作。 控制器控制第一存储器和第二存储器的第一操作和第二操作。
    • 4. 发明申请
    • SEMICONDUCTOR MEMORY DEVICE HAVING SENSE AMPLIFIER
    • 具有感测放大器的半导体存储器件
    • US20100188913A1
    • 2010-07-29
    • US12693798
    • 2010-01-26
    • Masahiro YOSHIHARAKatsumi ABE
    • Masahiro YOSHIHARAKatsumi ABE
    • G11C7/06G11C7/00
    • G11C7/12G11C7/08G11C2207/005
    • A semiconductor memory device includes a memory cell array, a page buffer, a data line pair, a differential amplifier and a precharger. The memory cell array includes a plurality of pages in which a plurality of memory cells are arranged. The page buffer is formed adjacent to the memory cell array, and includes a plurality of sense amplifiers configured to temporarily hold page data read from the memory cells in the page. The data line pair is arranged in the page buffer and is connected to the sense amplifiers. The differential amplifier is configured to amplify a potential difference between lines of the data line pair. The precharger is configured to precharge the data line pair to a predetermined potential. At least one of the differential amplifier and the precharger is formed in the page buffer, and the at least one circuit is electrically connected to the data line pair.
    • 半导体存储器件包括存储单元阵列,页缓冲器,数据线对,差分放大器和预充电器。 存储单元阵列包括多个存储单元布置在其中的多个页面。 页面缓冲器形成在与存储单元阵列相邻的位置,并且包括多个读出放大器,被配置为临时保持从页面中的存储器单元读取的页面数据。 数据线对被布置在页缓冲器中并连接到读出放大器。 差分放大器被配置为放大数据线对的线之间的电位差。 预充电器被配置为将数据线对预充电到预定电位。 差分放大器和预充电器中的至少一个形成在页面缓冲器中,并且至少一个电路电连接到数据线对。
    • 6. 发明授权
    • Method for reading fuse information in a semiconductor memory
    • 读取半导体存储器中的熔丝信息的方法
    • US07177210B2
    • 2007-02-13
    • US11363933
    • 2006-03-01
    • Makoto HamadaKazuyoshi MuraokaMasahiro Yoshihara
    • Makoto HamadaKazuyoshi MuraokaMasahiro Yoshihara
    • G11C11/00
    • G11C29/027G11C29/02
    • A semiconductor memory encompasses a memory cell array having a spare memory cell array; a holding circuit having banks of fuses, configured to read and hold fuse information; a decision circuit configured to determine which address of memory cell is to be replaced with which spare memory cell based on the fuse information from the holding circuit; and a holding-controller configured to control reading and holding of the fuse information in the holding circuit by receiving a power supply completion signal and a refresh signal. The holding circuit rereads the fuse information when the reread signal is generated, after the holding circuit reads once the fuse information by receiving the power supplying completion signal.
    • 半导体存储器包括具有备用存储单元阵列的存储单元阵列; 具有保险丝组的保持电路,被配置为读取和保持熔丝信息; 判定电路,被配置为基于来自保持电路的熔丝信息来确定存储器单元的哪个地址将被替换为哪个备用存储器单元; 以及保持控制器,被配置为通过接收电源完成信号和刷新信号来控制保持电路中的熔丝信息的读取和保持。 当保持电路通过接收供电完成信号一次读取熔丝信息之后,保持电路在产生再读信号时重新读取熔丝信息。
    • 8. 发明授权
    • Semiconductor memory having a spare memory cell
    • 具有备用存储单元的半导体存储器
    • US07038969B2
    • 2006-05-02
    • US10940635
    • 2004-09-15
    • Makoto HamadaKazuyoshi MuraokaMasahiro Yoshihara
    • Makoto HamadaKazuyoshi MuraokaMasahiro Yoshihara
    • G11C7/00
    • G11C29/027G11C29/02
    • A semiconductor memory encompasses a memory cell array having a spare memory cell array; a holding circuit having banks of fuses, configured to read and hold fuse information; a decision circuit configured to determine which address of memory cell is to be replaced with which spare memory cell based on the fuse information from the holding circuit; and a holding-controller configured to control reading and holding of the fuse information in the holding circuit by receiving a power supply completion signal and a refresh signal. The holding circuit rereads the fuse information when the reread signal is generated, after the holding circuit reads once the fuse information by receiving the power supplying completion signal.
    • 半导体存储器包括具有备用存储单元阵列的存储单元阵列; 具有保险丝组的保持电路,被配置为读取和保持熔丝信息; 判定电路,被配置为基于来自保持电路的熔丝信息来确定存储器单元的哪个地址将被替换为哪个备用存储器单元; 以及保持控制器,被配置为通过接收电源完成信号和刷新信号来控制保持电路中的熔丝信息的读取和保持。 当保持电路通过接收供电完成信号一次读取熔丝信息之后,保持电路在产生再读信号时重新读取熔丝信息。