会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明申请
    • Delay-insensitive data transfer circuit using current-mode multiple-valued logic
    • 使用电流模式多值逻辑的延迟不敏感数据传输电路
    • US20050200388A1
    • 2005-09-15
    • US11025458
    • 2004-12-29
    • Dong-Soo HarMyeong-Hoon Oh
    • Dong-Soo HarMyeong-Hoon Oh
    • H04L12/02H02M11/00
    • H04L12/40013
    • The present invention relates to a delay-insensitive DI data transfer circuit based on a current-mode multiple-valued logic for transferring data regardless of a delay time of transmission according to a length of wire. The delay-insensitive data transfer circuit of the present invention, in a delay-insensitive data transfer circuit transferring an input request signal and a data signal from a data transmission unit to a data receiving unit, comprises: an encoder for outputting a signal which has been converted to current-level signals in response to voltage-level input of data signal and request signal from the data transmission unit; and a decoder for restoring the voltage-level signals from the current-level signals of the encoder, abstracting a data signal and a request signal from the restored voltage-level signals, and outputting the data signal and the request signal to the data receiving unit.
    • 本发明涉及一种基于用于传送数据的电流模式多值逻辑的延迟不敏感的DI数据传输电路,而不管根据电线长度的传输的延迟时间如何。 本发明的延迟不敏感数据传输电路在将输入请求信号和数据信号从数据传输单元传送到数据接收单元的延迟不敏感数据传输电路中包括:编码器,用于输出具有 响应于数据信号的电压电平输入和来自数据传输单元的请求信号,被转换成电流电平信号; 以及解码器,用于从编码器的当前电平信号恢复电压电平信号,从恢复的电压电平信号中抽取数据信号和请求信号,并将数据信号和请求信号输出到数据接收单元 。
    • 4. 发明授权
    • Method and architecture for virtual desktop service
    • 虚拟桌面服务的方法和体系结构
    • US09086897B2
    • 2015-07-21
    • US13434696
    • 2012-03-29
    • Myeong-Hoon OhSun-Wook KimDae-Won KimSeong-Woon Kim
    • Myeong-Hoon OhSun-Wook KimDae-Won KimSeong-Woon Kim
    • G06F9/455G06F9/44G06F9/445
    • G06F9/4445G06F9/4451G06F9/452G06F9/45533
    • The present invention relates to a method and an architecture capable of efficiently providing a virtual desktop service. The service architecture for the virtual desktop service includes a connection broker for performing the management of virtual machines, a server monitoring function, and a protocol coordination function. A resource pool is configured to manage software resources that are transferred to a specific virtual machine in a streaming form at a predetermined time and that are executed on the specific virtual machine and to provide provision information about the managed software resources at the request of the connection broker, in order to provide an on-demand virtual desktop service. A virtual machine infrastructure is configured to support hardware resources, generate virtual machines in which the software of the user terminal is operated, and provide the virtual machines as virtual desktops.
    • 本发明涉及能够有效提供虚拟桌面服务的方法和架构。 虚拟桌面服务的服务架构包括用于执行虚拟机的管理的连接代理,服务器监视功能和协议协调功能。 资源池被配置为管理在预定时间以流形式传送到特定虚拟机的软件资源,并且在特定虚拟机上执行资源池,并且在连接请求下提供关于被管理软件资源的提供信息 经纪人,以提供点播虚拟桌面服务。 虚拟机基础设施被配置为支持硬件资源,生成运行用户终端软件的虚拟机,并将虚拟机提供为虚拟桌面。
    • 7. 发明授权
    • Delay insensitive data transfer apparatus with low power consumption
    • 延迟不敏感的数据传输设备,功耗低
    • US07885254B2
    • 2011-02-08
    • US11927972
    • 2007-10-30
    • Myeong-Hoon OhSeong-Woon KimMyung-Joon Kim
    • Myeong-Hoon OhSeong-Woon KimMyung-Joon Kim
    • H04L12/50H04L12/28
    • H04L25/49H04L25/0264H04L25/4906
    • Provided is a delay insensitive (DI) data transfer apparatus with low power consumption. The apparatus, includes: N number of encoders configured to receive and encode input request and data signals, where each of the N number of encoders includes: a reference current source circuit configured to generate a current; and a voltage-to-current converter circuit configured to output a current having a level of 0, output the current having the level of I, and output the current having the level of 2I; and N number of decoders configured to recover the current-level signals, where each of the decoders includes: a threshold current source circuit configured to generate first and second threshold currents; an input current mirror circuit configured to differentiate the first and second threshold currents; and a current-to-voltage converter circuit configured to detect the threshold current, recover a voltage input value, and extract data and request signals.
    • 提供具有低功耗的延迟不敏感(DI)数据传送装置。 该装置包括:N个编码器,被配置为接收和编码输入请求和数据信号,其中N个编码器中的每一个包括:参考电流源电路,被配置为产生电流; 以及电压 - 电流转换器电路,被配置为输出电平为0的电流,输出具有电平I的电流,并输出电平为2I的电流; N个解码器被配置为恢复当前电平信号,其中每个解码器包括:阈值电流源电路,被配置为产生第一和第二阈值电流; 配置成区分第一和第二阈值电流的输入电流镜电路; 以及电流 - 电压转换器电路,被配置为检测阈值电流,恢复电压输入值,并提取数据和请求信号。
    • 8. 发明申请
    • DELAY INSENSITIVE DATA TRANSFER APPARATUS WITH LOW POWER CONSUMPTION
    • 延迟低功耗的智能数据传输设备
    • US20080123765A1
    • 2008-05-29
    • US11927972
    • 2007-10-30
    • Myeong-Hoon OHSeong-Woon KIMMyung-Joon KIM
    • Myeong-Hoon OHSeong-Woon KIMMyung-Joon KIM
    • H04B7/02
    • H04L25/49H04L25/0264H04L25/4906
    • Provided is a delay insensitive (DI) data transfer apparatus with low power consumption. The apparatus, includes: N number of encoders configured to receive and encode input request and data signals, where each of the N number of encoders includes: a reference current source circuit configured to generate a current; and a voltage-to-current converter circuit configured to output a current having a level of 0, output the current having the level of I, and output the current having the level of 2I; and N number of decoders configured to recover the current-level signals, where each of the decoders includes: a threshold current source circuit configured to generate first and second threshold currents; an input current mirror circuit configured to differentiate the first and second threshold currents; and a current-to-voltage converter circuit configured to detect the threshold current, recover a voltage input value, and extract data and request signals.
    • 提供具有低功耗的延迟不敏感(DI)数据传送装置。 该装置包括:N个编码器,被配置为接收和编码输入请求和数据信号,其中N个编码器中的每一个包括:参考电流源电路,被配置为产生电流; 以及电压 - 电流转换器电路,被配置为输出电平为0的电流,输出具有电平I的电流,并输出电平为2I的电流; N个解码器被配置为恢复当前电平信号,其中每个解码器包括:阈值电流源电路,被配置为产生第一和第二阈值电流; 配置成区分第一和第二阈值电流的输入电流镜电路; 以及电流 - 电压转换器电路,被配置为检测阈值电流,恢复电压输入值,并提取数据和请求信号。