会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Mode-controlled voltage excursion detector apparatus and a method of operating thereof
    • 模式控制电压偏移检测装置及其操作方法
    • US09519013B2
    • 2016-12-13
    • US14445679
    • 2014-07-29
    • Manfred ThannerCarl CulshawSunny Gupta
    • Manfred ThannerCarl CulshawSunny Gupta
    • G01R31/40G01R19/165
    • G01R19/16552
    • A mode-controlled voltage excursion detector apparatus for monitoring a supply voltage of a power supply applied to a load and a method of operating thereof is described. A voltage monitor is configured to detect an excursion event if the supply voltage exceeds or falls below at least one defined threshold, to generate an excursion event signal upon detection of the excursion event and to provide the generated excursion event signal to the excursion event output for being outputted via an excursion event output. A sensitivity control module is configured to receive a signal indicative of potential voltage excursions. A sensitivity control module is further operatively coupled to the sensitivity control input and configured to disable the outputting of an excursion event signal generated during a defined period of time in response to the reception of the signal, which triggers the disabling of the outputting.
    • 描述了用于监视施加到负载的电源的电源电压的模式控制的电压偏移检测器装置及其操作方法。 电压监视器被配置为如果电源电压超过或低于至少一个定义的阈值,则检测偏移事件,以便在检测到偏移事件时产生偏移事件信号,并将生成的偏移事件信号提供给偏移事件输出 通过偏移事件输出输出。 灵敏度控制模块被配置为接收指示潜在电压偏移的信号。 灵敏度控制模块进一步可操作地耦合到灵敏度控制输入,并且被配置为响应于触发禁止输出的信号的接收而禁止在限定的时间段内产生的偏移事件信号的输出。
    • 3. 发明申请
    • VOLTAGE MONITORING SYSTEM
    • 电压监测系统
    • US20160098047A1
    • 2016-04-07
    • US14509039
    • 2014-10-07
    • Kumar AbhishekAniruddha GuptaSunny GuptaNitin Pant
    • Kumar AbhishekAniruddha GuptaSunny GuptaNitin Pant
    • G05F1/46H03M1/66
    • G05F1/462
    • An integrated circuit (IC) includes a digital-to-analog converter (DAC), a voltage monitoring circuit, and a controller. The voltage monitoring circuit includes low voltage detect (LVD) and low voltage warning (LVW) circuits that generate LVD and LVW reference voltage signals. The controller generates and stores a voltage margin word (a difference between first and second DAC words that correspond to the LVD and LVW reference voltage signals, respectively). The controller compares the voltage margin word with predetermined maximum and minimum voltage margin words. If the voltage margin word does not lie between the predetermined maximum and minimum voltage margin words, the controller generates a voltage trimming signal that scales the LVW reference voltage signal. After scaling, if the voltage margin word lies between the predetermined maximum and minimum voltage margin words, the controller generates a calibration pass signal, otherwise the controller generates a calibration fail signal.
    • 集成电路(IC)包括数模转换器(DAC),电压监视电路和控制器。 电压监控电路包括产生LVD和LVW参考电压信号的低电压检测(LVD)和低电压警告(LVW)电路。 控制器产生并存储电压裕度字(分别对应于LVD和LVW参考电压信号的第一和第二DAC字之间的差异)。 控制器将电压裕度字与预定的最大和最小电压裕度字进行比较。 如果电压裕度字不在预定的最大和最小电压裕度字之间,则控制器产生缩放LVW参考电压信号的电压调整信号。 在缩放之后,如果电压裕度字位于预定的最大和最小电压裕度字之间,则控制器产生校准通过信号,否则控制器产生校准失败信号。
    • 8. 发明授权
    • Clock frequency overshoot detection circuit
    • 时钟频率过冲检测电路
    • US08525597B2
    • 2013-09-03
    • US13288036
    • 2011-11-03
    • Garima ShardaSunny Gupta
    • Garima ShardaSunny Gupta
    • H03L7/00
    • H03L7/08G06F1/04H03K5/135H03L7/07
    • An electronic circuit operating on a first clock signal includes a clock frequency overshoot detection circuit for detecting frequency overshoots in the first clock signal. The clock frequency overshoot detection circuit includes a shift register having an even number plurality of flip-flops. The flip-flops toggle to generate output bit patterns indicative of a frequency overshoot condition. A comparator connected to the shift register generates a comparison signal on detecting the frequency overshoot condition. A latch circuit connected to the comparator generates a frequency overshoot indication signal and the electronic circuit is shifted to a second (or safe) clock signal until the frequency of the first clock signal is rectified.
    • 在第一时钟信号上工作的电子电路包括用于检测第一时钟信号中的频率过冲的时钟频率过冲检测电路。 时钟频率过冲检测电路包括具有偶数个多个触发器的移位寄存器。 触发器切换以产生指示频率过冲条件的输出位模式。 连接到移位寄存器的比较器在检测频率过冲条件时产生比较信号。 连接到比较器的锁存电路产生频率过冲指示信号,电子电路转移到第二(或安全)时钟信号,直到第一时钟信号的频率被纠正为止。
    • 9. 发明申请
    • CLOCK FREQUENCY OVERSHOOT DETECTION CIRCUIT
    • 时钟频率检测电路
    • US20130113572A1
    • 2013-05-09
    • US13288036
    • 2011-11-03
    • Garima ShardaSunny Gupta
    • Garima ShardaSunny Gupta
    • H03L7/06H03L7/00
    • H03L7/08G06F1/04H03K5/135H03L7/07
    • An electronic circuit operating on a first clock signal includes a clock frequency overshoot detection circuit for detecting frequency overshoots in the first clock signal. The clock frequency overshoot detection circuit includes a shift register having an even number plurality of flip-flops. The flip-flops toggle to generate output bit patterns indicative of a frequency overshoot condition. A comparator connected to the shift register generates a comparison signal on detecting the frequency overshoot condition. A latch circuit connected to the comparator generates a frequency overshoot indication signal and the electronic circuit is shifted to a second (or safe) clock signal until the frequency of the first clock signal is rectified.
    • 在第一时钟信号上工作的电子电路包括用于检测第一时钟信号中的频率过冲的时钟频率过冲检测电路。 时钟频率过冲检测电路包括具有偶数个多个触发器的移位寄存器。 触发器切换以产生指示频率过冲条件的输出位模式。 连接到移位寄存器的比较器在检测频率过冲条件时产生比较信号。 连接到比较器的锁存电路产生频率过冲指示信号,电子电路转移到第二(或安全)时钟信号,直到第一时钟信号的频率被纠正为止。