会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明申请
    • Image Decoding Device, Image Encoding Device and System LSI
    • 图像解码装置,图像编码装置和系统LSI
    • US20080212683A1
    • 2008-09-04
    • US11939807
    • 2007-11-14
    • Hiroaki NakataTakafumi YuasaFumitaka IzuharaKazushi Akie
    • Hiroaki NakataTakafumi YuasaFumitaka IzuharaKazushi Akie
    • G06K9/36
    • H04N19/436H04N19/12H04N19/13H04N19/44H04N19/70
    • An image decoding device according to the present invention is an image decoding device responding to decoding of an image encoding method selecting an encoding table and an encoding format to use according to the kind of a parameter included in encoded data and comprises a bit stream processing unit converting a bit stream of the encoded data into an intermediate format and an image processing unit decoding data converted into the intermediate format and converting the same into image data. The bit stream processing unit and the image processing unit start independently. An image encoding device according to the present invention, in the same manner, comprises an image processing unit converting image data to be encoded into an intermediate format and a bit stream processing unit encoding the data converted into the intermediate format and converting the same into a bit stream. Thereby, image encoding and decoding processings with a low operation frequency and low power consumption is realized.
    • 根据本发明的图像解码装置是响应于根据编码数据中包括的参数的种类选择编码表和编码格式的图像编码方法的解码的图像解码装置,并且包括位流处理单元 将编码数据的比特流转换为中间格式,以及图像处理单元,将转换成中间格式的数据解码并转换为图像数据。 位流处理单元和图像处理单元独立地起动。 根据本发明的图像编码装置以相同的方式,包括将要编码的图像数据转换为中间格式的图像处理单元和将转换成中间格式的数据编码为比特流处理单元,并将其转换为 位流。 从而,实现了低操作频率和低功耗的图像编码和解码处理。
    • 7. 发明授权
    • Variable length code decoding device and decoding method
    • 可变长度码解码装置及解码方法
    • US07535386B2
    • 2009-05-19
    • US11845850
    • 2007-08-28
    • Hiroaki NakataFumitaka IzuharaKazushi AkieTakafumi Yuasa
    • Hiroaki NakataFumitaka IzuharaKazushi AkieTakafumi Yuasa
    • H03M7/40
    • H03M7/425H03M7/30H03M7/40H03M7/46H04N19/115H04N19/12H04N19/176H04N19/61
    • A flag indicating whether a decoding process is completed or continued is disposed in each of entries of a decoding process table. A decoded value and a significant bit length are recorded in the entry of a decoding process completion. Information for identifying the decoding process table which is used in a subsequent process, and a bit length that is clipped from a code word which is used when referring to a subsequent table are recorded in the entry of the decoding process continuation. When the decoding process starts, the information for identifying the table to be used and the bit length that is referred to from the code word when referring to the table are designated together with the code word. The decoding process table reference is repeated as the occasion demands. With the above configuration, there is provided a variable length code decoding device.
    • 指示解码处理是否完成或继续的标志被布置在解码处理表的每个条目中。 在解码处理完成的条目中记录解码值和有效位长度。 用于识别在后续处理中使用的解码处理表的信息和从参考后续表时使用的代码字剪切的位长度被记录在解码处理继续的条目中。 当解码处理开始时,与代码字一起指定用于识别要使用的表的信息和当参考表时从代码字引用的位长度。 根据需要重复解码过程表参考。 通过上述结构,提供了可变长度码解码装置。
    • 9. 发明申请
    • DATA PROCESSOR
    • 数据处理器
    • US20110238964A1
    • 2011-09-29
    • US13073992
    • 2011-03-28
    • Takafumi YUASAHiroaki NakataMotoki KimuraKazushi Akie
    • Takafumi YUASAHiroaki NakataMotoki KimuraKazushi Akie
    • G06F9/38
    • G06F9/30101G06F9/30058G06F9/30192G06F9/322
    • The data processor includes CPU operable to execute an instruction included in an instruction set. The instruction set includes a load instruction for reading data on a memory space. The data read according to the load instruction includes data of a format type having a data-read-branching-occurrence bit region. The CPU includes a data-read-branching control register; a data-read-branching address register; and a read-data-analyzing unit. On condition that a bit value showing the occurrence of data read branching has been set on the data-read-branching-occurrence bit region, and a value showing the data-read-branching-occurrence bit remaining valid has been set on the data-read-branching control register, the switching between processes is performed by branching to an address stored in the data-read-branching address register.
    • 数据处理器包括可操作以执行包括在指令集中的指令的CPU。 指令集包括用于读取存储器空间上的数据的加载指令。 根据加载指令读取的数据包括具有数据读取分支出现位区域的格式类型的数据。 CPU包括数据读取分支控制寄存器; 数据读取分支地址寄存器; 和读数据分析单元。 在数据读取分支发生位区域上设置了表示数据读取分支出现的位值的条件下,在数据读取分支发生位区域上设定了表示数据读取分支发生位保持有效的值, 读分支控制寄存器,通过分支到存储在数据读分支地址寄存器中的地址来执行处理之间的切换。