会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • SAR ADC and method thereof
    • SAR ADC及其方法
    • US09385740B2
    • 2016-07-05
    • US14919830
    • 2015-10-22
    • MEDIATEK Inc.
    • Chi Yun WangJen-Che TsaiShu-Wei Chu
    • H03M1/38H03M1/46H03M1/42H03M1/12H03M1/08H03M1/40
    • H03M1/462H03M1/0854H03M1/12H03M1/1245H03M1/38H03M1/403H03M1/42H03M1/466H03M1/468H03M3/37H03M3/458
    • A SAR ADC including a comparator, an input switch unit, a positive conversion capacitor array, a negative conversion capacitor array, and a SAR controller is provided. The input switch unit alternately couples and decouples a differential analog input signal to the comparator. The positive and negative conversion capacitor arrays sample the differential analog input signal during the sampling phase. The SAR controller resets the switches in the capacitor arrays at the end of the sampling phase to change the sampled voltage into a residual signal, generates an intermediate digital code to control the switches during the conversion phase according to an output of the comparator to convert the residual signal to the intermediate digital code, generates the digital code according to the intermediate digital code, and uses an inverted intermediate digital code to control the switches at the end of the conversion phase.
    • 提供了包括比较器,输入开关单元,正转换电容器阵列,负转换电容器阵列和SAR控制器的SAR ADC。 输入开关单元将差分模拟输入信号交替耦合到比较器。 正和负转换电容器阵列在采样阶段对差分模拟输入信号进行采样。 SAR控制器在采样阶段结束时复位电容器阵列中的开关,将采样电压改变为残余信号,产生一个中间数字代码,根据比较器的输出在转换阶段控制开关,以转换 到中间数字码的残留信号,根据中间数字码产生数字码,并在转换阶段结束时使用反相中间数字码来控制开关。
    • 3. 发明申请
    • SAR ADC AND METHOD THEREOF
    • SAR ADC及其方法
    • US20160134300A1
    • 2016-05-12
    • US14919830
    • 2015-10-22
    • MEDIATEK Inc.
    • Chi Yun WangJen-Che TsaiSHU-WEI CHU
    • H03M1/46H03M1/12H03M1/08H03M1/42
    • H03M1/462H03M1/0854H03M1/12H03M1/1245H03M1/38H03M1/403H03M1/42H03M1/466H03M1/468H03M3/37H03M3/458
    • A SAR ADC including a comparator, an input switch unit, a positive conversion capacitor array, a negative conversion capacitor array, and a SAR controller is provided. The input switch unit alternately couples and decouples a differential analog input signal to the comparator. The positive and negative conversion capacitor arrays sample the differential analog input signal during the sampling phase. The SAR controller resets the switches in the capacitor arrays at the end of the sampling phase to change the sampled voltage into a residual signal, generates an intermediate digital code to control the switches during the conversion phase according to an output of the comparator to convert the residual signal to the intermediate digital code, generates the digital code according to the intermediate digital code, and uses an inverted intermediate digital code to control the switches at the end of the conversion phase.
    • 提供了包括比较器,输入开关单元,正转换电容器阵列,负转换电容器阵列和SAR控制器的SAR ADC。 输入开关单元将差分模拟输入信号交替耦合到比较器。 正和负转换电容器阵列在采样阶段对差分模拟输入信号进行采样。 SAR控制器在采样阶段结束时复位电容器阵列中的开关,将采样电压改变为残余信号,产生一个中间数字代码,根据比较器的输出在转换阶段控制开关,以转换 到中间数字码的残留信号,根据中间数字码产生数字码,并在转换阶段结束时使用反相中间数字码来控制开关。
    • 4. 发明申请
    • RF RECEIVER AND DIGITALLY-ASSISTED CALIBRATION METHOD APPLICABLE THERETO
    • RF接收器和数字辅助校准方法
    • US20130266102A1
    • 2013-10-10
    • US13798241
    • 2013-03-13
    • MEDIATEK INC.
    • Sheng-Hong YanSheng-Hao ChenCheng-Po LiangJen-Che Tsai
    • H04B1/10
    • H04B1/1081H04B1/10H04B1/123H04B17/11
    • A radio frequency (RF) receiver includes a digital tuning engine; I-path and Q-path analog filters, tuned by the digital tuning engine; and a digital compensation circuit. The digital tuning engine executes a RC (resistor-capacitor) time constant calibration to adjust respective cut-off frequencies of the I-path analog filter and the Q-path analog filter. The digital tuning engine executes a filter mismatch calibration to match the I-path analog filter and the Q-path analog filter. The digital tuning engine executes a filter residual mismatch calibration to match an I-path response from the I-path analog filter to the digital compensation circuit and a Q-path response from the Q-path analog filter to the digital compensation circuit.
    • 射频(RF)接收机包括数字调谐引擎; I路径和Q路径模拟滤波器,由数字调谐引擎调谐; 和数字补偿电路。 数字调谐引擎执行RC(电阻 - 电容)时间常数校准,以调整I路径模拟滤波器和Q路径模拟滤波器的相应截止频率。 数字调谐引擎执行滤波器失配校准,以匹配I路径模拟滤波器和Q路径模拟滤波器。 数字调谐引擎执行滤波器残余失配校准,以匹配从I路径模拟滤波器到数字补偿电路的I路径响应以及从Q路径模拟滤波器到数字补偿电路的Q路径响应。
    • 5. 发明申请
    • DIGITAL TO ANALOG CONVERTING SYSTEM AND DIGITAL TO ANALOG CONVERTING METHOD
    • 数字到模拟转换系统和数字到模拟转换方法
    • US20150123830A1
    • 2015-05-07
    • US14483137
    • 2014-09-10
    • MEDIATEK INC.
    • Sheng-Hao ChenYen-Chuan HuangMin-Hua WuChun-Hao LiaoHung-Pin MaTzu-Hao YuJen-Che Tsai
    • H03M1/06H03M1/74
    • H03M1/0626H03M1/66H03M1/74H03M9/00
    • A digital to analog converting system, which comprises: a first data converting circuit, for receiving a first digital data stream transmitted at a first clock frequency, for converting the first digital data stream to a plurality of second digital data streams transmitted at a second clock frequency, and for outputting the second digital data streams in parallel; a second data converting circuit, for receiving the second digital data streams from the first data converting circuit, and for converting the second digital data streams to a third digital data stream transmitted at a third clock frequency; and a first digital to analog converter, for converting the third digital data stream to a first output analog data stream. The second clock frequency is lower than the first clock frequency and the third clock frequency.
    • 一种数模转换系统,包括:第一数据转换电路,用于接收以第一时钟频率发送的第一数字数据流,用于将第一数字数据流转换为在第二时钟发送的多个第二数字数据流 并且用于并行地输出第二数字数据流; 第二数据转换电路,用于从第一数据转换电路接收第二数字数据流,并将第二数字数据流转换成以第三时钟频率发送的第三数字数据流; 以及第一数模转换器,用于将第三数字数据流转换为第一输出模拟数据流。 第二个时钟频率低于第一个时钟频率和第三个时钟频率。
    • 7. 发明授权
    • RF receiver and digitally-assisted calibration method applicable thereto
    • RF接收机和适用于其的数字辅助校准方法
    • US09100078B2
    • 2015-08-04
    • US13798241
    • 2013-03-13
    • MEDIATEK Inc.
    • Sheng-Hong YanSheng-Hao ChenPaul Cheng Po LiangJen-Che Tsai
    • H04B1/10H04B17/11
    • H04B1/1081H04B1/10H04B1/123H04B17/11
    • A radio frequency (RF) receiver includes a digital tuning engine; I-path and Q-path analog filters, tuned by the digital tuning engine; and a digital compensation circuit. The digital tuning engine executes a RC (resistor-capacitor) time constant calibration to adjust respective cut-off frequencies of the I-path analog filter and the Q-path analog filter. The digital tuning engine executes a filter mismatch calibration to match the I-path analog filter and the Q-path analog filter. The digital tuning engine executes a filter residual mismatch calibration to match an I-path response from the I-path analog filter to the digital compensation circuit and a Q-path response from the Q-path analog filter to the digital compensation circuit.
    • 射频(RF)接收机包括数字调谐引擎; I路径和Q路径模拟滤波器,由数字调谐引擎调谐; 和数字补偿电路。 数字调谐引擎执行RC(电阻 - 电容)时间常数校准,以调整I路径模拟滤波器和Q路径模拟滤波器的相应截止频率。 数字调谐引擎执行滤波器失配校准,以匹配I路径模拟滤波器和Q路径模拟滤波器。 数字调谐引擎执行滤波器残余失配校准,以匹配从I路径模拟滤波器到数字补偿电路的I路径响应以及从Q路径模拟滤波器到数字补偿电路的Q路径响应。
    • 8. 发明授权
    • Digital to analog converting system and digital to analog converting method
    • 数模转换系统和数模转换方式
    • US09094034B2
    • 2015-07-28
    • US14483137
    • 2014-09-10
    • MEDIATEK INC.
    • Sheng-Hao ChenYen-Chuan HuangMin-Hua WuChun-Hao LiaoHung-Pin MaTzu-Hao YuJen-Che Tsai
    • H03M1/66H03M1/06H03M1/74
    • H03M1/0626H03M1/66H03M1/74H03M9/00
    • A digital to analog converting system, which comprises: a first data converting circuit, for receiving a first digital data stream transmitted at a first clock frequency, for converting the first digital data stream to a plurality of second digital data streams transmitted at a second clock frequency, and for outputting the second digital data streams in parallel; a second data converting circuit, for receiving the second digital data streams from the first data converting circuit, and for converting the second digital data streams to a third digital data stream transmitted at a third clock frequency; and a first digital to analog converter, for converting the third digital data stream to a first output analog data stream. The second clock frequency is lower than the first clock frequency and the third clock frequency.
    • 一种数模转换系统,包括:第一数据转换电路,用于接收以第一时钟频率发送的第一数字数据流,用于将第一数字数据流转换为在第二时钟发送的多个第二数字数据流 并且用于并行地输出第二数字数据流; 第二数据转换电路,用于从第一数据转换电路接收第二数字数据流,并将第二数字数据流转换成以第三时钟频率发送的第三数字数据流; 以及第一数模转换器,用于将第三数字数据流转换为第一输出模拟数据流。 第二个时钟频率低于第一个时钟频率和第三个时钟频率。