会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明申请
    • Stalling synchronisation circuits in response to a late data signal
    • 响应于后期数据信号的失速同步电路
    • US20110202786A1
    • 2011-08-18
    • US12656708
    • 2010-02-12
    • Matthew Rudolph FojtikDennis Michael SylvesterDavid Theodore BlaauwDavid Alan Fick
    • Matthew Rudolph FojtikDennis Michael SylvesterDavid Theodore BlaauwDavid Alan Fick
    • G06F1/12
    • G06F11/0793G06F9/3869G06F11/0721
    • A data processing circuitry for processing data is disclosed. The data processing circuitry comprises: a plurality of synchronisation circuits for capturing and transmitting the data in response to a clock signal and a plurality of combinational circuits arranged between the synchronisation circuits for processing the data, the plurality of synchronisation circuits being arranged in at least two groups; an error detecting circuit for determining if the data input to one of the plurality of synchronisation circuits is stable during a predetermined time and for signalling an error if the data input is not stable, the predetermined time being less than a half cycle of the clock signal; control circuitry responsive to said error detecting circuit signalling said error to transmit a control signal to at least one of said groups of synchronisation circuits that contains a subsequent synchronisation circuit that said synchronisation circuit with said unstable input is configured to transmit said data to; each of said group of synchronisation circuits being configured to respond to receipt of said control signal to stall for a clock cycle and to transmit a stall signal to at least one further group of synchronisation circuits that said group of synchronisation circuits is configured to transmit data to or receive data from; each of said group of synchronisation circuits being configured to respond to receipt of said stall signal provided they have not stalled in a preceding clock cycle to stall for a clock cycle and to transmit a stall signal to said at least one further group of synchronisation circuits.
    • 公开了一种用于处理数据的数据处理电路。 数据处理电路包括:多个同步电路,用于响应于时钟信号捕获和发送数据;以及多个组合电路,布置在用于处理数据的同步电路之间,多个同步电路被布置在至少两个 团体 一个误差检测电路,用于确定输入到多个同步电路之一的数据在预定时间内是否稳定,以及如果数据输入不稳定则用于发信号通知,该预定时间小于时钟信号的半个周期 ; 响应于所述错误检测电路的控制电路发信号通知所述错误,以将控制信号发送到所述同步电路组中的至少一个,该同步电路组包含随后的同步电路,所述同步电路与所述不稳定输入被配置为传送所述数据; 所述同步电路组中的每一个被配置为响应所述控制信号的接收以停止一个时钟周期,并且将失速信号发送到至少一组另一组同步电路,所述同步电路组被配置为将数据传输到 或接收数据; 所述组同步电路中的每一个被配置为响应于所述失速信号的接收,只要它们在前一时钟周期内没有停止以停止时钟周期,并且将失速信号发送到所述至少另一组同步电路。
    • 3. 发明授权
    • Stalling synchronisation circuits in response to a late data signal
    • 响应于后期数据信号的失速同步电路
    • US08276014B2
    • 2012-09-25
    • US12656708
    • 2010-02-12
    • Matthew Rudolph FojtikDennis Michael SylvesterDavid Theodore BlaauwDavid Alan Fick
    • Matthew Rudolph FojtikDennis Michael SylvesterDavid Theodore BlaauwDavid Alan Fick
    • G06F1/12
    • G06F11/0793G06F9/3869G06F11/0721
    • A data processing circuitry for processing data is disclosed. The data processing circuitry comprises: a plurality of synchronization circuits for capturing and transmitting the data in response to a clock signal and a plurality of combinational circuits arranged between the synchronization circuits for processing the data, the plurality of synchronization circuits being arranged in at least two groups; an error detecting circuit for determining if the data input to one of the plurality of synchronization circuits is stable during a predetermined time and for signalling an error if the data input is unstable, the predetermined time being less than a half cycle of the clock signal; control circuitry responsive to said error detecting circuit signalling said error to transmit a control signal to at least one of said groups of synchronization circuits that contains a subsequent synchronization circuit that said synchronization circuit with said unstable input is configured to transmit said data to; each of said group of synchronization circuits being configured to respond to receipt of said control signal to stall for a clock cycle and to transmit a stall signal to at least one further group of synchronization circuits that said group of synchronization circuits is configured to transmit data to or receive data from; each of said group of synchronization circuits being configured to respond to receipt of said stall signal provided they have not stalled in a preceding clock cycle to stall for a clock cycle and to transmit a stall signal to said at least one further group of synchronization circuits.
    • 公开了一种用于处理数据的数据处理电路。 数据处理电路包括:多个同步电路,用于响应于时钟信号捕获和发送数据;以及多个组合电路,布置在用于处理数据的同步电路之间,多个同步电路被布置在至少两个 团体 一个误差检测电路,用于确定输入到多个同步电路之一的数据在预定时间内是否稳定,如果数据输入不稳定则用于发信号通知,该预定时间小于该时钟信号的一半周期; 响应于所述错误检测电路的控制电路发信号通知所述错误,以将控制信号发送到所述同步电路组中的至少一个,该同步电路组包含随后的同步电路,所述同步电路与所述不稳定输入被配置为传送所述数据; 所述同步电路组中的每一个被配置为响应所述控制信号的接收以停止一个时钟周期,并且将失速信号发送到至少一组另一组同步电路,所述同步电路组被配置为将数据传输到 或接收数据; 所述组同步电路中的每一个被配置为响应于所述失速信号的接收,只要它们在前一时钟周期内没有停止以停止时钟周期,并且将失速信号发送到所述至少另一组同步电路。
    • 8. 发明授权
    • Integrated circuit memory access mechanisms
    • 集成电路存储器访问机制
    • US07864562B2
    • 2011-01-04
    • US12379820
    • 2009-03-02
    • Gregory Kengho ChenDennis Michael SylvesterDavid Theodore Blaauw
    • Gregory Kengho ChenDennis Michael SylvesterDavid Theodore Blaauw
    • G11C11/40
    • G11C11/419
    • A memory cell 36 within an integrated circuit memory is provided with an access controller 32 coupled to a first pass gate 38 and a second pass gate 40. During a write access to the memory cell 38 both the first pass gate 38 and the second pass gate 40 are opened. During a read access, the first pass gate 38 is opened and the second pass gate 40 is closed. This asymmetry in the read and write operations permits an asymmetry in the gates forming the memory cell 36 thereby permitting changes to increase both read robustness and write robustness. The asymmetry in the design parameters of different gates can take the form of varying the gate length, the gate width and the threshold voltage so as to vary the conductance of different gates to suit their individual role within the memory cell 36 which is operating in the asymmetric manner provided by the separate word line signals driving read operations and write operations.
    • 集成电路存储器内的存储单元36具有耦合到第一传输门38和第二传输门40的访问控制器32.在对存储单元38的写访问期间,第一传输门38和第二传输门 40打开。 在读取访问期间,打开第一传递门38并关闭第二传递门40。 读写操作中的这种不对称允许形成存储单元36的门的不对称性,从而允许改变增加读稳健性和写鲁棒性。 不同栅极的设计参数中的不对称可以采取改变栅极长度,栅极宽度和阈值电压的形式,以便改变不同栅极的电导以适应其在存储单元36内的各自的作用 由分离的字线提供的非对称方式驱动读操作和写操作。