会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Signal adjustment receiver circuitry
    • 信号调节接收器电路
    • US07590174B2
    • 2009-09-15
    • US11312181
    • 2005-12-20
    • Wilson WongRakesh H PatelSergey ShumarayevTin H Lai
    • Wilson WongRakesh H PatelSergey ShumarayevTin H Lai
    • H03H7/30H03H7/40H03K5/159
    • H04B7/005H04L25/03006H04L25/061
    • Systems and methods for adjusting a signal received from a communication path are disclosed. A receiver can receive a signal from a communication path which attenuates at least some frequency components of the signal. The receiver can include an equalization block that adjusts at least some of the frequency content of the received signal, a signal normalization block that provides a normalized signal amplitude and/or a normalized edge slope, and a control block. In one embodiment, the control block controls frequency adjustment in the equalization block for high frequencies but not for low frequencies. For low frequency adjustment, the control block controls the normalized signal amplitude in the signal normalization block. In this manner, controlled adjustment for low frequency content is performed in the signal normalization block.
    • 公开了一种用于调整从通信路径接收的信号的系统和方法。 接收机可以接收来自衰减信号的至少一些频率分量的通信路径的信号。 接收机可以包括调整接收信号的频率内容中的至少一些的均衡块,提供归一化信号幅度和/或归一化边沿斜率的信号归一化块以及控制块。 在一个实施例中,控制块控制用于高频而不是低频的均衡块中的频率调整。 对于低频调整,控制块控制信号归一化块中的归一化信号幅度。 以这种方式,在信号归一化块中执行低频内容的受控调整。
    • 3. 发明授权
    • Clock signal circuitry for multi-channel data signaling
    • 用于多通道数据信号的时钟信号电路
    • US07812659B1
    • 2010-10-12
    • US11432420
    • 2006-05-10
    • Sergey ShumarayevRakesh H PatelWilliam W BerezaTim Tri HoangThungoc Tran
    • Sergey ShumarayevRakesh H PatelWilliam W BerezaTim Tri HoangThungoc Tran
    • G06F1/04H04L7/00
    • H03L7/22G06F1/06
    • A programmable logic device (“PLD”) or the like has a plurality of data transmitter channels. Certain circuitry is shared by the channels. The shared circuitry includes at least one phase-locked loop (“PLL”) circuit for producing a primary clock signal, and global frequency divider circuitry for producing at least one global secondary clock signal based on the primary signal. The primary and global secondary signal(s) are distributed to the channels. Each of the channels includes local frequency divider circuitry for producing at least one local secondary clock signal based on the primary signal. Each channel also includes selection circuitry for selecting either the global or local secondary signal(s) for use by clock utilization circuitry of the channel. The clock utilization circuitry may include serializer circuitry for converting data from parallel to serial form.
    • 可编程逻辑器件(“PLD”)等具有多个数据发送器通道。 某些电路由通道共享。 共享电路包括用于产生主时钟信号的至少一个锁相环(“PLL”)电路和用于基于主信号产生至少一个全局辅助时钟信号的全局分频器电路。 主要和全局辅助信号被分配到信道。 每个通道包括本地分频器电路,用于基于主信号产生至少一个本地辅助时钟信号。 每个通道还包括选择电路,用于选择由信道的时钟利用电路使用的全局或局部辅助信号。 时钟利用电路可以包括用于将数据从并行转换为串行形式的串行化器电路。
    • 4. 发明授权
    • Multiple data rates in programmable logic device serial interface
    • 可编程逻辑器件串行接口中的多个数据速率
    • US07538578B2
    • 2009-05-26
    • US11177034
    • 2005-07-08
    • Ramanand VenkataChong H LeeRakesh H Patel
    • Ramanand VenkataChong H LeeRakesh H Patel
    • H03K19/177G06F13/42
    • H03K19/17744
    • A serial interface for a programmable logic device can be operated according to various communications protocols and includes both a receiver portion and a transmitter portion. The receiver portion includes at least a word or byte alignment stage, a de-skew stage, a rate compensation or matching stage, a padded protocol decoder stage (e.g., 8B/10B decoder circuitry or 64B/66B decoder circuitry), a byte deserializer stage, a byte reorder stage, and a phase compensation stage. The transmitter portion includes at least a phase compensation stage, a byte deserializer stage, and a padded protocol encoder stage (e.g., an 8B/10B encoder circuitry or 64B/66B encoder circuitry). Each stage may have multiple occurrences of relevant circuitry. Selection circuitry, such as multiplexers, selects the appropriate stages, and circuitry within each stage, for the protocol being used.
    • 用于可编程逻辑器件的串行接口可以根据各种通信协议进行操作,并且包括接收器部分和发射器部分。 接收器部分至少包括字或字节对准级,去偏移级,速率补偿或匹配级,填充协议解码器级(例如,8B / 10B解码器电路或64B / 66B解码器电路),字节解串器 阶段,字节重排阶段和相位补偿阶段。 发射机部分至少包括相位补偿级,字节解串器级和填充协议编码器级(例如,8B / 10B编码器电路或64B / 66B编码器电路)。 每个阶段可能有多次出现相关的电路。 选择电路,例如多路复用器,为所使用的协议选择适当的阶段和每个阶段内的电路。
    • 7. 发明授权
    • Programmable logic device architecture for accommodating specialized circuitry
    • 用于容纳专用电路的可编程逻辑器件架构
    • US07525340B2
    • 2009-04-28
    • US11230002
    • 2005-09-19
    • Sergey Y ShumarayevRakesh H PatelChong H Lee
    • Sergey Y ShumarayevRakesh H PatelChong H Lee
    • G09F7/38H03K19/173H03K19/177H01L25/00
    • H03K19/17704H03K19/17732H03K19/17744
    • A programmable logic device (PLD) having one or more programmable logic regions and one or more conventional input/output regions additionally has one or more peripheral areas including specialized circuitry. The peripheral specialized regions, which are not connected to the remainder of the programmable logic device (and may be made on separate dies from the remainder of the programmable logic device mounted on a common substrate), and one or both of the programmable logic regions and the conventional I/O regions, have contacts for metallization traces or other interconnections to connect the peripheral specialized regions to the remainder of the programmable logic device. The same PLD can be sold with or without the specialized circuitry capability by providing or not providing the interconnections. The peripheral specialized regions may include high-speed I/O (basic, up to about 3 Gbps, and enhanced, up to about 10-12 Gbps), as well as other types of specialized circuitry.
    • 具有一个或多个可编程逻辑区域和一个或多个常规输入/输出区域的可编程逻辑器件(PLD)还具有包括专用电路的一个或多个外围区域。 外围专用区域不连接到可编程逻辑器件的其余部分(并且可以在与安装在公共衬底上的可编程逻辑器件的其余部分分开的管芯上)制造,以及一个或两个可编程逻辑区域 常规I / O区域具有用于金属化迹线或其它互连的触点,以将外围专用区域连接到可编程逻辑器件的其余部分。 通过提供或不提供互连,可以在具有或不具有专用电路能力的情况下出售相同的PLD。 外围专业区域可能包括高速I / O(基本,高达约3 Gbps,增强,高达10-12 Gbps)以及其他类型的专用电路。