会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Phase events in a simulation model of a digital system
    • 数字系统仿真模型中的相位事件
    • US08108199B2
    • 2012-01-31
    • US12130104
    • 2008-05-30
    • Gabor BobokWolfgang RoesnerDerek E. Williams
    • Gabor BobokWolfgang RoesnerDerek E. Williams
    • G06F9/45
    • G06F17/5022
    • According to a method of simulation processing, an instrumented simulation executable model of a design is built by compiling one or more hardware description language (HDL) files specifying one or more design entities within the design and one or more instrumentation entities and instantiating instances of the one or more instrumentation entities within instances of the one or more design entities. Operation of the design is then simulated utilizing the instrumented simulation executable model. Simulating operation includes each of multiple instantiations of the one or more instrumentation entities generating a respective external phase signal representing an occurrence of a particular phase of operation and instrumentation combining logic generating from external phase signals of the multiple instantiations of the one or more instrumentation entities an aggregate phase signal representing an occurrence of the particular phase.
    • 根据模拟处理的方法,通过编译指定设计中的一个或多个设计实体的一个或多个硬件描述语言(HDL)文件和一个或多个设备实体和一个或多个设备实例的实例化来构建设计的仪器化模拟可执行模型 在一个或多个设计实体的实例内的一个或多个仪表实体。 然后使用仪器化模拟可执行模型对设计的操作进行模拟。 模拟操作包括一个或多个仪器实体的多个实例中的每个实例,其产生表示特定操作阶段的出现的相应的外部相位信号,以及组合从一个或多个仪器实体的多个实例的外部相位信号产生的逻辑 聚合相位信号表示特定相位的出现。
    • 2. 发明授权
    • Print events in the simulation of a digital system
    • 在数字系统的模拟中打印事件
    • US07912694B2
    • 2011-03-22
    • US11668542
    • 2007-01-30
    • Gabor BobokWolfgang RoesnerDerek E. Williams
    • Gabor BobokWolfgang RoesnerDerek E. Williams
    • G06F17/50G06F9/455
    • G06F17/5022
    • According to a method of simulation processing, one or more HDL source files describing a digital design including a plurality of hierarchically arranged design entities are received. The one or more HDL source files include one or more statements instantiating a plurality of print events within the plurality of hierarchically arranged design entities, where each print event has an associated message and at least one associated signal in the digital design. The one or more HDL source files are processed to obtain a simulation executable model including a data structure describing the plurality of print events defined for the simulation executable model and associating each of the plurality of print events with its respective associated signal.
    • 根据模拟处理的方法,接收描述包括多个分层布置的设计实体的数字设计的一个或多个HDL源文件。 一个或多个HDL源文件包括实例化多个分层布置的设计实体中的多个打印事件的一个或多个语句,其中每个打印事件具有相关联的消息和数字设计中的至少一个相关联的信号。 处理一个或多个HDL源文件以获得模拟可执行模型,其包括描述为模拟可执行模型定义的多个打印事件的数据结构,并将多个打印事件中的每一个与其相应的相关信号相关联。
    • 3. 发明申请
    • SELECTIVE COMPILATION OF A SIMULATION MODEL IN VIEW OF UNAVAILABLE HIGHER LEVEL SIGNALS
    • 在不可见的高级信号视图中的模拟模型的选择性编译
    • US20100153083A1
    • 2010-06-17
    • US12336019
    • 2008-12-16
    • Gabor BobokWolfgang RoesnerDerek E. Williams
    • Gabor BobokWolfgang RoesnerDerek E. Williams
    • G06F17/50
    • G06F17/5022
    • In response to receiving HDL file(s) that specify a plurality of hierarchically arranged design entities defining a design to be simulated and that specify an instrumentation entity for monitoring simulated operation of the design, an instrumented simulation executable model of the design is built. Building the model includes compiling the HDL file(s) specifying the plurality of hierarchically arranged design entities defining the design and instantiating at least one instance of each of the plurality of hierarchically arranged design entities, and further includes instantiating an instance of the instrumentation entity within an instance of a particular design entity among the plurality of design entities and, based upon a reference in an instrumentation statement in the one or more HDL files, logically attaching an input of the instance of the instrumentation entity to an input source within the design that is outside the scope of the particular design entity.
    • 响应于接收到指定多个分层布置的设计实体的定义待仿真设计的HDL文件,并指定用于监视设计的模拟操作的仪器实体,构建了该设计的仪表化仿真可执行模型。 构建模型包括编译指定定义设计的多个分层布置的设计实体的HDL文件,并且实例化多个分级排列的设计实体中的每一个的至少一个实例,并且还包括实例化所述多个分层布置设计实体内的所述检测实体的实例 所述多个设计实体中的特定设计实体的实例,并且基于所述一个或多个HDL文件中的检测语句中的引用,将所述检测实体的实例的输入逻辑地附加到所述设计中的输入源, 不在特定设计实体的范围之内。
    • 4. 发明授权
    • Method, system and program product supporting phase events in a simulation model of a digital system
    • 在数字系统的仿真模型中支持相位事件的方法,系统和程序产品
    • US07493248B2
    • 2009-02-17
    • US11382088
    • 2006-05-08
    • Gabor BobokWolfgang RoesnerDerek E. Williams
    • Gabor BobokWolfgang RoesnerDerek E. Williams
    • G06F9/45
    • G06F17/5022
    • According to a method of simulation processing, an instrumented simulation executable model of a design is built by compiling one or more hardware description language (HDL) files specifying one or more design entities within the design and one or more instrumentation entities and instantiating instances of the one or more instrumentation entities within instances of the one or more design entities. Operation of the design is then simulated utilizing the instrumented simulation executable model. Simulating operation includes each of multiple instantiations of the one or more instrumentation entities generating a respective external phase signal representing an occurrence of a particular phase of operation and instrumentation combining logic generating from external phase signals of the multiple instantiations of the one or more instrumentation entities an aggregate phase signal representing an occurrence of the particular phase.
    • 根据模拟处理的方法,通过编译指定设计中的一个或多个设计实体的一个或多个硬件描述语言(HDL)文件和一个或多个设备实体和一个或多个设备实例的实例化来构建设计的仪器化模拟可执行模型 在一个或多个设计实体的实例内的一个或多个仪表实体。 然后使用仪器化模拟可执行模型对设计的操作进行模拟。 模拟操作包括一个或多个仪器实体的多个实例中的每个实例,其产生表示特定操作阶段的出现的相应的外部相位信号,以及组合从一个或多个仪器实体的多个实例的外部相位信号产生的逻辑 聚合相位信号表示特定相位的出现。
    • 5. 发明申请
    • METHOD, SYSTEM AND PROGRAM PRODUCT SUPPORTING PHASE EVENTS IN A SIMULATION MODEL OF A DIGITAL SYSTEM
    • 方法,系统和程序产品在数字系统的模拟模型中支持相关事件
    • US20070260441A1
    • 2007-11-08
    • US11382088
    • 2006-05-08
    • Gabor BobokWolfgang RoesnerDerek Williams
    • Gabor BobokWolfgang RoesnerDerek Williams
    • G06F17/50
    • G06F17/5022
    • According to a method of simulation processing, an instrumented simulation executable model of a design is built by compiling one or more hardware description language (HDL) files specifying one or more design entities within the design and one or more instrumentation entities and instantiating instances of the one or more instrumentation entities within instances of the one or more design entities. Operation of the design is then simulated utilizing the instrumented simulation executable model. Simulating operation includes each of multiple instantiations of the one or more instrumentation entities generating a respective external phase signal representing an occurrence of a particular phase of operation and instrumentation combining logic generating from external phase signals of the multiple instantiations of the one or more instrumentation entities an aggregate phase signal representing an occurrence of the particular phase.
    • 根据模拟处理的方法,通过编译指定设计中的一个或多个设计实体的一个或多个硬件描述语言(HDL)文件和一个或多个设备实体和一个或多个设备实例的实例化来构建设计的仪器化模拟可执行模型 在一个或多个设计实体的实例内的一个或多个仪表实体。 然后使用仪器化模拟可执行模型对设计的操作进行模拟。 模拟操作包括一个或多个仪器实体的多个实例中的每个实例,其产生表示特定操作阶段的出现的相应的外部相位信号,以及组合从一个或多个仪器实体的多个实例的外部相位信号产生的逻辑 聚合相位信号表示特定相位的出现。
    • 10. 发明申请
    • LOGIC DESIGN VERIFICATION TECHNIQUES FOR LIVENESS CHECKING WITH RETIMING
    • 用于生活垃圾检查的LOGIC设计验证技术
    • US20120192133A1
    • 2012-07-26
    • US13436196
    • 2012-03-30
    • Jason R. BaumgartnerGabor BobokPaul Joseph RoesslerMark Allen Williams
    • Jason R. BaumgartnerGabor BobokPaul Joseph RoesslerMark Allen Williams
    • G06F17/50
    • G06F17/5031G06F17/504G06F2217/84
    • A technique for verification of a retimed logic design using liveness checking includes assigning a liveness gate to a liveness property for an original netlist and assigning a fairness gate to a fairness constraint for the original netlist. In this case, the fairness gate is associated with the liveness gate and is asserted for at least one time-step during any valid behavioral loop associated with the liveness gate. The original netlist is retimed, using a retiming engine, to provide a retimed netlist. The liveness and fairness gates of the retimed netlist are retimed such that a lag of the fairness gate is no greater than a lag of the liveness gate. Verification analysis is then performed on the retimed netlist. Finally, when the verification analysis yields a valid counter-example trace for the retimed netlist, a liveness violation for the original netlist is returned.
    • 用于使用活动检查验证重新定时逻辑设计的技术包括将活跃门分配给原始网表的活动属性,并将公平门分配给原始网表的公平约束。 在这种情况下,公平门与活跃门相关联,并且在与活跃门相关联的任何有效行为循环期间被断言至少一个时间步长。 使用重新定时引擎重新计算原始网表,以提供重新定时的网表。 重新定义的网表的活跃和公平的门被重新定位,使得公平门的滞后不大于活跃门的滞后。 然后在重新定时的网表上进行验证分析。 最后,当验证分析为重新定时的网表产生有效的对照示例时,返回原始网表的活动违反。