会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明申请
    • Multiprocessor system and method thereof
    • 多处理器系统及其方法
    • US20080172516A1
    • 2008-07-17
    • US11819601
    • 2007-06-28
    • Yun-Hee ShinHan-Gu SohnYoung-Min LeeHo-Cheol LeeSoo-Young KimDong-Hyuk LeeChang-Ho Lee
    • Yun-Hee ShinHan-Gu SohnYoung-Min LeeHo-Cheol LeeSoo-Young KimDong-Hyuk LeeChang-Ho Lee
    • G06F12/02
    • G06F12/02
    • A multiprocessor system and method thereof are provided. The example multiprocessor system may include first and second processors, a dynamic random access memory having a memory cell array, the memory cell array including a first memory bank coupled to the first processor through a first port, second and fourth memory banks coupled to the second processor through a second port, and a third memory bank shared and connected with the first and second processors through the first and second ports, and a bank address assigning unit for assigning bank addresses to select individually the first and second memory banks, as the same bank address through the first and second ports, so that starting addresses for the first and second memory banks become equal in booting, and assigning bank addresses to select the third memory bank, as different bank addresses through the first and second ports, and assigning, through the second port, bank addresses to select the fourth memory bank, as the same bank address as a bank address to select the third memory bank through the first port.
    • 提供了一种多处理器系统及其方法。 示例性多处理器系统可以包括第一和第二处理器,具有存储单元阵列的动态随机存取存储器,所述存储单元阵列包括通过第一端口耦合到第一处理器的第一存储器组,耦合到第二存储器组的第二存储器组和第四存储器组 处理器通过第二端口和通过第一和第二端口与第一和第二处理器共享并连接的第三存储器组,以及用于分配存储体地址以选择单独地选择第一和第二存储体的存储体地址分配单元,如同样的 通过第一和第二端口的存储器地址,使得第一和第二存储器组的起始地址在引导中变得相等,并且通过第一和第二端口分配存储体地址以选择第三存储体作为不同的存储体地址, 通过第二个端口,银行地址选择第四个存储器,作为银行地址作为银行地址,选择第三个存储器 银行通过第一个港口。
    • 3. 发明授权
    • Multiprocessor system and method thereof
    • 多处理器系统及其方法
    • US07870326B2
    • 2011-01-11
    • US11819601
    • 2007-06-28
    • Yun-Hee ShinHan-Gu SohnYoung-Min LeeHo-Cheol LeeSoo-Young KimDong-Hyuk LeeChang-Ho Lee
    • Yun-Hee ShinHan-Gu SohnYoung-Min LeeHo-Cheol LeeSoo-Young KimDong-Hyuk LeeChang-Ho Lee
    • G06F12/00
    • G06F12/02
    • A multiprocessor system and method thereof are provided. The example multiprocessor system may include first and second processors, a dynamic random access memory having a memory cell array, the memory cell array including a first memory bank coupled to the first processor through a first port, second and fourth memory banks coupled to the second processor through a second port, and a third memory bank shared and connected with the first and second processors through the first and second ports, and a bank address assigning unit for assigning bank addresses to select individually the first and second memory banks, as the same bank address through the first and second ports, so that starting addresses for the first and second memory banks become equal in booting, and assigning bank addresses to select the third memory bank, as different bank addresses through the first and second ports, and assigning, through the second port, bank addresses to select the fourth memory bank, as the same bank address as a bank address to select the third memory bank through the first port.
    • 提供了一种多处理器系统及其方法。 示例性多处理器系统可以包括第一和第二处理器,具有存储单元阵列的动态随机存取存储器,所述存储单元阵列包括通过第一端口耦合到第一处理器的第一存储器组,耦合到第二存储器组的第二存储器组和第四存储器组 处理器通过第二端口和通过第一和第二端口与第一和第二处理器共享并连接的第三存储器组,以及用于分配存储体地址以选择单独地选择第一和第二存储体的存储体地址分配单元,如同样的 通过第一和第二端口的存储器地址,使得第一和第二存储器组的起始地址在引导中变得相等,并且通过第一和第二端口分配存储体地址以选择第三存储体作为不同的存储体地址, 通过第二个端口,银行地址选择第四个存储器,作为与银行地址相同的银行地址,选择第三个存储器 银行通过第一个港口。
    • 5. 发明申请
    • MULTI-PATH ACCESSIBLE SEMICONDUCTOR MEMORY DEVICE
    • 多通道可访问的半导体存储器件
    • US20070150668A1
    • 2007-06-28
    • US11548603
    • 2006-10-11
    • Kyoung-Hwan KWONDong-Il SEOHo-Cheol LEEHan-Gu SOHNYun-Hee SHIN
    • Kyoung-Hwan KWONDong-Il SEOHo-Cheol LEEHan-Gu SOHNYun-Hee SHIN
    • G06F12/00
    • G11C7/1075G06F13/1663G11C8/10G11C11/413
    • A semiconductor memory device includes ports, data line pairs, where each port associated with one of the data line pairs, sets of address lines, where each port associated with one of the sets of address lines, a shared memory region of a memory cell array, where the shared memory region accessible through the ports, an access controller coupled to the ports and configured to generate an access selection signal in response to a plurality of control signals received through the ports, and an access router coupled to the shared memory region, the data line pairs, and the sets of address lines, the access router configured to selectively couple one of the sets of address lines and one of the data line pairs to the shared memory region in response to the access selection signal.
    • 半导体存储器件包括端口,数据线对,其中与数据线对之一相关联的每个端口,地址线集合,其中每个端口与地址线中的一组相关联,存储器单元阵列的共享存储器区域 ,其中所述共享存储器区域可通过所述端口访问,访问控制器耦合到所述端口并且被配置为响应于通过所述端口接收的多个控制信号而生成访问选择信号;以及访问路由器,其耦合到所述共享存储器区域, 所述数据线对和所述地址线组,所述接入路由器被配置为响应于所述接入选择信号而选择性地将所述地址线组中的一个和所述数据线对之一耦合到所述共享存储器区域。