会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Enhanced audio video bridging (AVB) methods and apparatus
    • 增强音视频桥接(AVB)方法和设备
    • US09584342B1
    • 2017-02-28
    • US13115868
    • 2011-05-25
    • Donald Pannell
    • Donald Pannell
    • H04L12/46H04L12/54H04L12/913
    • H04L49/354H04J3/16H04L12/28H04L12/462H04L12/56H04L45/745H04L45/7453H04L47/24H04L47/2408H04L47/245H04L47/2458H04L47/6215H04L47/70H04L47/724H04L49/201H04L49/3027H04L49/90H04L2012/5638
    • A packet is received via a port of the network device, and a database lookup is performed using header information of the packet. A priority associated with the packet is determined, and it is determined whether the priority is associated with a particular communication protocol that provides guaranteed delivery, defined latency, and/or defined throughput. When it is determined that the priority is associated with the particular communication protocol, i) it is determined, based on the database lookup, whether a destination address (DA) of the packet is associated with the particular communication protocol, and ii) when it is determined that the DA of the packet is associated with the particular communication protocol, the packet is prevented from egressing from ports of the network device that are operating according to the particular communication protocol with a frame priority indicator corresponding to a value reserved for the particular communication protocol.
    • 通过网络设备的端口接收分组,并且使用分组的报头信息来执行数据库查找。 确定与分组相关联的优先级,并且确定优先级是否与提供保证传递,定义的等待时间和/或定义的吞吐量的特定通信协议相关联。 当确定优先级与特定通信协议相关联时,i)基于数据库查找确定分组的目的地地址(DA)是否与特定通信协议相关联,以及ii)何时 确定分组的DA与特定通信协议相关联,防止分组从根据特定通信协议操作的网络设备的端口出来,其中帧优先级指示符对应于为特定通信协议保留的值 通讯协议。
    • 2. 发明授权
    • Duplex mismatch detection
    • 双工不匹配检测
    • US08705416B2
    • 2014-04-22
    • US13315800
    • 2011-12-09
    • Donald PannellOzdal Barkan
    • Donald PannellOzdal Barkan
    • H04B1/44
    • H04L5/14
    • An apparatus including a port to transmit first frames and receive second frames over a communication channel, the port including a collision detect circuit and a duplex mismatch circuit. The collision detect circuit detects collisions on the communication channel between the first frames and the second frames. The duplex mismatch circuit declares a duplex mismatch when the communication channel was established without attempting auto-negotiation, the port is in a half-duplex mode, and the collision detect circuit detects a very late collision involving one of the first frames. The very late collision occurs after a predetermined amount of data has been transmitted in the one of the first frames. The duplex mismatch indicates that a full-duplex mode is used with respect to the second frames.
    • 一种装置,包括用于发送第一帧并通过通信信道接收第二帧的端口,所述端口包括冲突检测电路和双工不匹配电路。 冲突检测电路检测第一帧和第二帧之间的通信信道上的冲突。 当通信信道建立而不尝试自动协商,端口处于半双工模式,并且冲突检测电路检测到涉及其中一个第一帧的非常晚的冲突时,双工不匹配电路声明双工不匹配。 在第一帧之一中发送预定量的数据之后发生非常晚的冲突。 双工不匹配表示相对于第二帧使用全双工模式。
    • 3. 发明授权
    • Multiport memory architecture, devices and systems including the same, and methods of using the same
    • 多端口存储器架构,包括相同的器件和系统以及使用它们的方法
    • US08335878B2
    • 2012-12-18
    • US12494076
    • 2009-06-29
    • Winston LeeSehat SutardjaDonald Pannell
    • Winston LeeSehat SutardjaDonald Pannell
    • G06F7/00G11C11/401
    • G11C7/1075
    • A multiport memory architecture, systems including the same and methods for using the same. The architecture generally includes (a) a memory array; (b) a plurality of ports configured to receive and/or transmit data; and (c) a plurality of port buffers, each of which is configured to transmit the data to and/or receive the data from one or more of the ports, and all of which are configured to (i) transmit the data to the memory array on a first common bus and (ii) receive the data from the memory array on a second common bus. The systems generally include those that embody one or more of the inventive concepts disclosed herein. The methods generally relate to writing blocks of data to, reading blocks of data from, and/or transferring blocks of data across a memory. The present invention advantageously reduces latency in data communications, particularly in network switches, by tightly coupling port buffers to the main memory and advantageously using point-to-point communications over long segments of the memory read and write paths, thereby reducing routing congestion and enabling the elimination of a FIFO. The invention advantageously shrinks chip size and provides increased data transmission rates and throughput, and in preferred embodiments, reduced resistance and/or capacitance in the memory read and write busses.
    • 多端口内存架构,系统包括相同以及使用方法。 架构通常包括(a)存储器阵列; (b)配置成接收和/或发送数据的多个端口; 以及(c)多个端口缓冲器,每个端口缓冲器被配置为从一个或多个端口发送数据和/或从一个或多个端口接收数据,并且所有端口缓冲器被配置为(i)将数据发送到存储器 阵列在第一公共总线上,(ii)在第二公共总线上从存储器阵列接收数据。 系统通常包括体现本文公开的一个或多个发明构思的系统。 所述方法通常涉及将数据块写入到数据块,从存储器读取数据块和/或传送数据块。 本发明有利地通过将端口缓冲器紧密地耦合到主存储器并且有利地使用存储器读写路径的长段上的点对点通信来减少数据通信中的特别是网络交换机中的等待时间,从而减少路由拥塞和启用 消除FIFO。 本发明有利地缩小芯片尺寸并提供增加的数据传输速率和吞吐量,并且在优选实施例中,存储器读和写总线中的电阻和/或电容减小。
    • 4. 发明申请
    • Duplex Mismatch Detection
    • 双工不匹配检测
    • US20120076057A1
    • 2012-03-29
    • US13315800
    • 2011-12-09
    • Donald PannellOzdal Barkan
    • Donald PannellOzdal Barkan
    • H04L5/14H04L5/16
    • H04L5/14
    • An apparatus including a port to transmit first frames and receive second frames over a communication channel, the port including a collision detect circuit and a duplex mismatch circuit. The collision detect circuit detects collisions on the communication channel between the first frames and the second frames. The duplex mismatch circuit declares a duplex mismatch when the communication channel was established without attempting auto-negotiation, the port is in a half-duplex mode, and the collision detect circuit detects a very late collision involving one of the first frames. The very late collision occurs after a predetermined amount of data has been transmitted in the one of the first frames. The duplex mismatch indicates that a full-duplex mode is used with respect to the second frames.
    • 一种装置,包括用于发送第一帧并通过通信信道接收第二帧的端口,所述端口包括冲突检测电路和双工不匹配电路。 冲突检测电路检测第一帧和第二帧之间的通信信道上的冲突。 当通信信道建立而不尝试自动协商,端口处于半双工模式,并且冲突检测电路检测到涉及其中一个第一帧的非常晚的冲突时,双工不匹配电路声明双工不匹配。 在第一帧之一中发送预定量的数据之后发生非常晚的冲突。 双工不匹配表示相对于第二帧使用全双工模式。
    • 6. 发明授权
    • Multiport memory architecture, devices and systems including the same, and methods of using the same
    • 多端口存储器架构,包括相同的器件和系统以及使用它们的方法
    • US07571287B2
    • 2009-08-04
    • US10702744
    • 2003-11-05
    • Winston LeeSehat SutardjaDonald Pannell
    • Winston LeeSehat SutardjaDonald Pannell
    • G06F12/00
    • G11C7/1075
    • A multiport memory architecture, systems including the same and methods for using the same. The architecture generally includes (a) a memory array; (b) a plurality of ports configured to receive and/or transmit data; and (c) a plurality of port buffers, each of which is configured to transmit the data to and/or receive the data from one or more of the ports, and all of which are configured to (i) transmit the data to the memory array on a first common bus and (ii) receive the data from the memory array on a second common bus. The systems generally include those that embody one or more of the inventive concepts disclosed herein. The methods generally relate to writing blocks of data to, reading blocks of data from, and/or transferring blocks of data across a memory. The present invention advantageously reduces latency in data communications, particularly in network switches, by tightly coupling port buffers to the main memory and advantageously using point-to-point communications over long segments of the memory read and write paths, thereby reducing routing congestion and enabling the elimination of a FIFO. The invention advantageously shrinks chip size and provides increased data transmission rates and throughput, and in preferred embodiments, reduced resistance and/or capacitance in the memory read and write busses.
    • 多端口内存架构,系统包括相同以及使用方法。 架构通常包括(a)存储器阵列; (b)配置成接收和/或发送数据的多个端口; 以及(c)多个端口缓冲器,每个端口缓冲器被配置为从一个或多个端口发送数据和/或从一个或多个端口接收数据,并且所有端口缓冲器被配置为(i)将数据发送到存储器 阵列在第一公共总线上,(ii)在第二公共总线上从存储器阵列接收数据。 系统通常包括体现本文公开的一个或多个发明构思的系统。 所述方法通常涉及将数据块写入到数据块,从存储器读取数据块和/或传送数据块。 本发明有利地通过将端口缓冲器紧密地耦合到主存储器并且有利地使用存储器读写路径的长段上的点对点通信来减少数据通信中的特别是网络交换机中的等待时间,从而减少路由拥塞和启用 消除FIFO。 本发明有利地缩小芯片尺寸并提供增加的数据传输速率和吞吐量,并且在优选实施例中,存储器读和写总线中的电阻和/或电容减小。
    • 8. 发明授权
    • Wake-on-frame for frame processing devices
    • 帧处理设备的唤醒功能
    • US09229518B1
    • 2016-01-05
    • US12916968
    • 2010-11-01
    • Donald PannellHong Yu Chou
    • Donald PannellHong Yu Chou
    • G06F1/32
    • G06F1/3203G06F1/3209G06F1/3287
    • Systems, methods, and other embodiments associated with wake-on-frame mechanisms are described. According to one embodiment, an apparatus includes a packet source configured to send packets to a frame processing device and a wake-on-frame mechanism that is selectable by the frame processing device between an enabled state and a disabled state. If the wake-on-frame mechanism is in the enabled state, a packet source that has a frame to send to the frame processing device sends a wake signal to the frame processing device prior to sending the packet. The packet source sends the packet to the frame processing device after receiving a ready signal from the frame processing device.
    • 描述了与唤醒帧机制相关联的系统,方法和其他实施例。 根据一个实施例,一种装置包括被配置为向帧处理设备发送分组的分组源和在启用状态和禁用状态之间可由帧处理设备选择的唤醒帧机制。 如果唤醒帧机制处于使能状态,则具有要发送到帧处理设备的帧的分组源在发送分组之前向帧处理设备发送唤醒信号。 在从帧处理设备接收到就绪信号之后,分组源将该分组发送到帧处理设备。
    • 9. 发明授权
    • Console with network device based frame routing according to remotely received switch information
    • 基于网络设备的控制台,根据远程接收的交换机信息进行帧路由
    • US08848706B1
    • 2014-09-30
    • US13590455
    • 2012-08-21
    • Donald PannellPartho Mishra
    • Donald PannellPartho Mishra
    • H04L12/56
    • H04L49/3009H04L49/351
    • A console is provided and includes a switch and a network device. The network device includes a switch port, first network ports, and a controller. The switch is separate from the network device. Each of the first network ports receives a frame of data, and inserts source information into the frame of data. The source information in each frame of data identifies the first network port that received the frame of data. The controller transfers each frame of data, including the source information, to the switch via the switch port. The switch: adds to each frame of data, destination information identifying one or more of the first network ports; and transfers each frame of data, including the source and destination information, to the switch port. The controller transfers each frame of data, received from the switch port, to the first network ports.
    • 提供了一个控制台,包括交换机和网络设备。 网络设备包括交换机端口,第一网络端口和控制器。 交换机与网络设备分离。 每个第一网络端口接收数据帧,并将源信息插入到数据帧中。 每帧数据中的源信息标识接收数据帧的第一个网络端口。 控制器通过交换机端口将每个数据帧(包括源信息)传送到交换机。 交换机:将每个数据帧添加到识别一个或多个第一网络端口的目的地信息; 并将每个数据帧(包括源和目的地信息)传送到交换机端口。 控制器将从交换机端口接收的每个数据帧传送到第一个网络端口。
    • 10. 发明授权
    • Automatic media converter
    • 自动媒体转换器
    • US08635374B1
    • 2014-01-21
    • US10353482
    • 2003-01-28
    • Donald Pannell
    • Donald Pannell
    • G06F15/16
    • H04L41/0672H04L43/0811
    • An apparatus, method, and computer-readable media for controlling the link status of first and second data communication channels. The apparatus comprises a first physical layer device coupled to the first channel, the first physical layer device comprising a first register storing a first link status bit that indicates the link status of the first channel; and a second physical layer device coupled to the second channel, the second physical layer device comprising a second register storing a second link status bit that indicates the link status of the second channel; wherein the first and second physical layer devices are configured to pass data between the first and second channels; and a processor to (a) determine the link to status of the first channel; (b) when the link status of the first channel determined at (a) is link up, determine the link status of the second channel; and (c) when the link status of the second channel determined at (b) is link down, automatically force the link status of the first channel to link down.
    • 一种用于控制第一和第二数据通信信道的链路状态的装置,方法和计算机可读介质。 所述设备包括耦合到所述第一信道的第一物理层设备,所述第一物理层设备包括存储指示所述第一信道的链路状态的第一链路状态位的第一寄存器; 以及耦合到所述第二信道的第二物理层设备,所述第二物理层设备包括存储指示所述第二信道的链路状态的第二链路状态位的第二寄存器; 其中所述第一和第二物理层设备被配置为在所述第一和第二信道之间传递数据; 以及处理器,以(a)确定与所述第一信道的状态的链接; (b)当在(a)确定的第一信道的链路状态链接时,确定第二信道的链路状态; 和(c)当在(b)确定的第二通道的链路状态链接时,自动强制第一通道的链路状态链接断开。