会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明申请
    • HARDWARE PLATFORM VALIDATION
    • 硬件平台验证
    • US20130326275A1
    • 2013-12-05
    • US13909426
    • 2013-06-04
    • Karthick GururajSandeep PendharkarParag NaikRagesh Thottathil RamachandranDeepanjan Kar
    • Karthick GururajSandeep PendharkarParag NaikRagesh Thottathil RamachandranDeepanjan Kar
    • G06F11/263
    • G06F11/263G06F11/2635
    • A system for validating a hardware platform is provided. The system includes a database that stores one or more test specifications, a compiler that generates a target image based on (i) a device driver obtained from a device driver generator, (ii) a platform independent target application code, (iii) a kernel source, and (iv) a run time environment, and a software driven validation generator that analyses the run time specification and the device programming specification and generates (i) one or more test cases based on (a) the one or more test specifications, and (b) the device programming specification, and (ii) a control software based on the test cases. The test cases include configurations that are specific to the hardware platform. The hardware platform is validated based on (i) an execution of the target image and the control software on the hardware platform, and (ii) the one or more test cases.
    • 提供了一个验证硬件平台的系统。 该系统包括存储一个或多个测试规范的数据库,一个基于(i)从设备驱动器生成器获得的设备驱动程序生成目标图像的编译器,(ii)与平台无关的目标应用程序代码,(iii)内核 来源和(iv)运行时环境以及软件驱动的验证生成器,其分析运行时规范和设备编程规范,并且基于(a)一个或多个测试规范生成(i)一个或多个测试用例, 和(b)设备编程规范,以及(ii)基于测试用例的控制软件。 测试用例包括特定于硬件平台的配置。 基于(i)在硬件平台上执行目标图像和控制软件,以及(ii)一个或多个测试用例来验证硬件平台。
    • 2. 发明授权
    • Hardware platform validation
    • 硬件平台验证
    • US09372770B2
    • 2016-06-21
    • US13909426
    • 2013-06-04
    • Karthick GururajSandeep PendharkarParag NaikRagesh Thottathil RamachandranDeepanjan Kar
    • Karthick GururajSandeep PendharkarParag NaikRagesh Thottathil RamachandranDeepanjan Kar
    • G06F11/263
    • G06F11/263G06F11/2635
    • A system for validating a hardware platform is provided. The system includes a database that stores one or more test specifications, a compiler that generates a target image based on (i) a device driver obtained from a device driver generator, (ii) a platform independent target application code, (iii) a kernel source, and (iv) a run time environment, and a software driven validation generator that analyzes the run time specification and the device programming specification and generates (i) one or more test cases based on (a) the one or more test specifications, and (b) the device programming specification, and (ii) a control software based on the test cases. The test cases include configurations that are specific to the hardware platform. The hardware platform is validated based on (i) an execution of the target image and the control software on the hardware platform, and (ii) the one or more test cases.
    • 提供了一个验证硬件平台的系统。 该系统包括存储一个或多个测试规范的数据库,一个基于(i)从设备驱动器生成器获得的设备驱动程序生成目标图像的编译器,(ii)与平台无关的目标应用程序代码,(iii)内核 来源和(iv)运行时环境以及软件驱动的验证生成器,其分析运行时规范和设备编程规范,并且基于(a)一个或多个测试规范生成(i)一个或多个测试用例, 和(b)设备编程规范,以及(ii)基于测试用例的控制软件。 测试用例包括特定于硬件平台的配置。 基于(i)在硬件平台上执行目标图像和控制软件,以及(ii)一个或多个测试用例来验证硬件平台。
    • 5. 发明授权
    • Zero overhead block floating point implementation in CPU's
    • CPU中的零开销块浮点实现
    • US08788549B2
    • 2014-07-22
    • US13461902
    • 2012-05-02
    • Gururaj PadakiAnindya SahaParag NaikVishwakumara KayargaddeSunil Hr
    • Gururaj PadakiAnindya SahaParag NaikVishwakumara KayargaddeSunil Hr
    • G06F7/00G06F7/38G06F7/483
    • G06F7/483
    • A system for computing a block floating point scaling factor by detecting a dynamic range of an input signal in a central processing unit without additional overhead cycles is provided. The system includes a dynamic range monitoring unit that detects the dynamic range of the input signal by snooping outgoing write data and incoming memory read data of the input signal. The dynamic range monitoring unit includes a running maximum count unit that stores a least value of a count of leading zeros and leading ones, and a running minimum count that stores a least value of the count of trailing zeros. The dynamic range is detected based on the least value of the count of leading zeros and leading ones and the count of trailing zeros. The system further includes a scaling factor computation module that computes the block floating point (BFP) scaling factor based on the dynamic range.
    • 提供了一种用于通过检测中央处理单元中的输入信号的动态范围来计算块浮点缩放因子的系统,而没有额外的开销周期。 该系统包括动态范围监测单元,其通过窥探输出写入数据和输入信号的输入存储器读取数据来检测输入信号的动态范围。 动态范围监视单元包括运行的最大计数单元,其存储前导零和前导零的计数的最小值,以及存储尾随零计数的最小值的运行最小计数。 基于前导零和前导零的计数的最小值和尾随零的计数来检测动态范围。 该系统还包括一个缩放因子计算模块,它根据动态范围计算块浮点(BFP)缩放因子。
    • 7. 发明申请
    • REDUCING POWER CONSUMPTION OF A MICROPROCESSOR
    • 降低微处理器的功耗
    • US20090177902A1
    • 2009-07-09
    • US12335137
    • 2008-12-15
    • Parag Naik
    • Parag Naik
    • G06F1/32G06F9/30
    • G06F1/32G06F9/30
    • Methods and apparatus, including computer program products, implementing and using techniques for reducing the power consumption of a microprocessor. One or more signal transitions in an instruction set of a microprocessor are profiled. A probability of occurrence is assigned to each instruction in the instruction set. A binary operation code is assigned to each instruction, based on the probability of occurrence for the instruction. The instructions having the highest probability of occurrence are assigned operation codes that require fewer signal transitions. As a result, the power consumption of the microprocessor is reduced.
    • 方法和设备,包括计算机程序产品,实现和使用技术来降低微处理器的功耗。 对微处理器的指令集中的一个或多个信号转换进行分析。 发生概率分配给指令集中的每个指令。 基于指令的出现概率,将二进制操作码分配给每个指令。 具有最高出现概率的指令被分配为需要较少信号转换的操作代码。 结果,微处理器的功耗降低了。
    • 9. 发明申请
    • System and Method to Reduce Channel Acquisition and Channel Switch Timings in Communication Receivers
    • 减少通信接收机中信道采集和信道切换时序的系统和方法
    • US20120249887A1
    • 2012-10-04
    • US13433819
    • 2012-03-29
    • Sunil HRGururaj PadakiAbdul AzizParag Naik
    • Sunil HRGururaj PadakiAbdul AzizParag Naik
    • H04N5/455
    • H04N21/4384H04N5/455H04N5/46H04N5/50H04N21/42676H04N21/4345
    • A Television (TV) receiver for faster channel switch times between a plurality of broadcasting TV channels with reduced latency in overall demodulation cycle for multiple demodulation standards is provided. The TV receiver includes a tuner that receives the broadcasting TV channels from a broadcasting system, performs a tuning operation, and sets a desired frequency for each of the broadcasting TV channels during a channel scan operation. A demodulator demodulates each of the broadcasting TV channels and acquires one or more acquisition channel parameters of each of the broadcasting TV channels during the channel scan operation. An application processor is coupled to the demodulator via a low throughput interface. The application processor performs a read operation and a write operation of the acquisition channel parameters to memory mapped registers on the demodulator when a channel status switches from a first state to a second state.
    • 提供了一种用于多个广播电视频道之间更快的频道切换时间的电视(TV)接收机,具有用于多个解调标准的整个解调周期中的延迟降低。 电视接收机包括从广播系统接收广播电视频道的调谐器,执行调谐操作,并且在频道扫描操作期间为每个广播电视频道设置期望的频率。 解调器解调每个广播电视频道,并且在频道扫描操作期间获取每个广播电视频道的一个或多个采集频道参数。 应用处理器经由低吞吐量接口耦合到解调器。 当信道状态从第一状态切换到第二状态时,应用处理器对解调器上的存储器映射寄存器执行读取操作和采集通道参数的写入操作。