会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 4. 发明申请
    • DATA PROCESSING APPARATUS AND METHOD
    • 数据处理装置和方法
    • US20090125780A1
    • 2009-05-14
    • US12260327
    • 2008-10-29
    • Matthew Paul Athol TaylorSamuel Asanbeng AtungsiriTakashi YokokawaMakiko Yamamoto
    • Matthew Paul Athol TaylorSamuel Asanbeng AtungsiriTakashi YokokawaMakiko Yamamoto
    • H03M13/00H04L27/28G06F11/00
    • H03M13/1168H03M13/1137H03M13/1148H03M13/116H03M13/1165H03M13/1185H03M13/15H03M13/152H03M13/255H03M13/2707H03M13/271H03M13/2906H04L1/0057H04L1/0071H04L5/0007H04L5/0044H04L5/0064H04L27/2626H04L27/2647H04L27/34
    • A data processing apparatus communicates data bits on a predetermined number of sub-carrier signals of an Orthogonal Frequency Division Multiplexed (OFDM) symbol. The data processing apparatus comprises a parity interleaver operable to perform parity interleaving on Low Density Parity Check (LDPC) encoded data bits obtained by performing LDPC encoding according to a parity check matrix of an LDPC code including a parity matrix corresponding to parity bits of the LDPC code, the parity matrix having a stepwise structure, so that a parity bit of the LDPC encoded data bits is interleaved to a different parity bit position. A mapping unit maps the parity interleaved bits onto data symbols corresponding to modulation symbols of a modulation scheme of the OFDM sub-carrier signals. A symbol interleaver is arranged in operation to read-into a symbol interleaver memory the predetermined number of data symbols for mapping onto the OFDM sub-carrier signals, and to read-out of the interleaver memory the data symbols for the OFDM sub-carriers to effect the mapping, the read-out being in a different order than the read-in, the order being determined from a set of addresses, with the effect that the data symbols are interleaved on the sub-carrier signals. The set of addresses are generated by an address generator which has been optimised to interleave the data symbols on to the sub-carrier signals of the OFDM carrier signals for a given operating mode of the OFDM system, such as a 32K operating mode for DVB-T2 or DVB-C2.
    • 数据处理装置在正交频分复用(OFDM)符号的预定数量的副载波信号上传送数据位。 数据处理装置包括奇偶校验交织器,其可操作以对通过执行LDPC编码而获得的低密度奇偶校验(LDPC)编码数据比特进行奇偶校验交织,所述LDPC编码数据比特根据LDPC码的奇偶校验矩阵,该LDPC码包括与LDPC码奇偶校验位对应的奇偶校验矩阵 代码,奇偶校验矩阵具有逐步结构,使得LDPC编码数据位的奇偶校验位被交织到不同的奇偶校验位位置。 映射单元将奇偶交织的比特映射到对应于OFDM子载波信号的调制方案的调制符号的数据符号上。 在操作中布置符号交织器以将符号交织器存储器读取用于映射到OFDM子载波信号上的预定数量的数据符号,并且将交织器存储器中的OFDM子载波的数据符号读出到 影响映射,读出的顺序与读入的顺序不同,顺序是从一组地址确定的,其效果是数据符号被交错在子载波信号上。 该地址集由地址发生器产生,该地址发生器已被优化以便在OFDM系统的给定操作模式下将数据符号交织到OFDM载波信号的子载波信号上,诸如用于DVB- T2或DVB-C2。
    • 8. 发明授权
    • Coding apparatus and coding method
    • 编码装置及编码方法
    • US08010870B2
    • 2011-08-30
    • US11912485
    • 2005-04-25
    • Takashi YokokawaMakiko YamamotoMisa Nakane
    • Takashi YokokawaMakiko YamamotoMisa Nakane
    • H03M13/00
    • H03M13/1168H03M13/1137H03M13/116H03M13/1185H03M13/6502H03M13/6516H03M13/6561
    • The present invention relates to a coding apparatus and a coding method by which the circuit scale can be reduced without changing the operation speed in coding of a linear code. An adder 13 integrates the product of an information word D13 of six bits supplied from a cyclic shift circuit 12 and the information part of a check matrix H corresponding to the information for each row in a unit of six rows and supplies the integrated value as a sum D15 to a RAM 14. The RAM 14 stores the sum D15. Further, the RAM 14 successively reads out sums D16 of 2 bits stored already therein and supplies the read out sums D16 as sums D17 to an accumulator 16 through an interleaver 15. The accumulator 16 integrates the sums D17 and outputs a sum D18 obtained as a result of the integration as a parity bit p of a codeword c through a selector 17. The present invention can be applied to an apparatus of a broadcasting station which transmits a satellite broadcast.
    • 本发明涉及一种可以在不改变线性码的编码中的操作速度的情况下减小电路规模的编码装置和编码方法。 加法器13将从循环移位电路12提供的六位的信息字D13和对应于每行的信息的检查矩阵H的信息部分的乘积以六行的单位积分,并将积分值作为 总和D15到RAM14.RAM14存储总和D15。 此外,RAM14连续地读出其中已经存储的2位的和D16,并通过交织器15将累加器D16作为和D17提供给累加器16.累加器16对和D17进行积分,并输出作为 作为通过选择器17的码字c的奇偶校验位p的积分的结果。本发明可以应用于发送卫星广播的广播站的装置。