会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Dual capacitor sense amplifier and methods therefor
    • 双电容读出放大器及其方法
    • US09224466B1
    • 2015-12-29
    • US14499717
    • 2014-09-29
    • SanDisk 3D LLC
    • Yingchang ChenAnurag Nigam
    • G11C7/02G11C13/00G11C7/06
    • G11C13/004G11C7/062G11C7/065G11C11/24G11C13/0023G11C13/0061G11C27/024G11C2213/71G11C2213/77
    • Methods and apparatus are provided for reading a selected memory cell of a memory array using a sense amplifier that includes a first capacitor and a second capacitor. The selected memory cell is coupled to a bit line and a selected word line. A first noise voltage is generated on the first capacitor, and a selected memory cell voltage and a second noise voltage are generated on the second capacitor. The first noise voltage is an estimate of the second noise voltage. An output signal value is generated proportional to a difference between the selected memory cell voltage and a reference voltage, and a difference between the first noise voltage and second noise voltage. The output signal value is used to determine a data value for the selected memory cell.
    • 提供了使用包括第一电容器和第二电容器的读出放大器读取存储器阵列的选定存储单元的方法和装置。 所选择的存储单元耦合到位线和所选择的字线。 在第一电容器上产生第一噪声电压,并且在第二电容器上产生选择的存储单元电压和第二噪声电压。 第一噪声电压是第二噪声电压的估计。 产生与选择的存储单元电压和参考电压之间的差成比例的输出信号值,以及第一噪声电压和第二噪声电压之间的差。 输出信号值用于确定所选存储单元的数据值。
    • 3. 发明授权
    • Leakage current compensation with reference bit line sensing in non-volatile memory
    • 在非易失性存储器中使用参考位线检测的泄漏电流补偿
    • US09390793B1
    • 2016-07-12
    • US14663786
    • 2015-03-20
    • SanDisk 3D LLC
    • Anurag NigamYingchang Chen
    • G11C7/00G11C13/00
    • G11C13/004G11C7/06G11C7/062G11C7/08G11C13/0026G11C2013/0054
    • A non-volatile memory includes a sense amplifier that uses a reference bit line. The sense amplifier includes a first capacitor coupled to a selected bit line and a second capacitor coupled to a reference bit line. The reference capacitor compensates for displacement currents in the selected bit line during sensing. Both plates of the capacitors are utilized to cancel leakage currents. The top plates of the capacitors are precharged then discharged during a sense phase. The selected bit line capacitor is discharged based on the selected cell current and the leakage current. The amount of discharge is transferred to the bottom plate of each capacitor, followed by discharging the bottom plates. The capacitor for the selected bit line is discharged based on the leakage current. In this manner, the correction phase facilitates a compensation based on the leakage current so that the selected cell current can be determined.
    • 非易失性存储器包括使用参考位线的读出放大器。 感测放大器包括耦合到所选位线的第一电容器和耦合到参考位线的第二电容器。 参考电容器在感测期间补偿所选位线中的位移电流。 电容器的两个板都用于消除泄漏电流。 电容器的顶板预充电然后在感应阶段放电。 所选位线电容器根据选定的电池电流和漏电流放电。 放电量转移到每个电容器的底板,然后放电底板。 所选位线的电容器根据漏电流放电。 以这种方式,校正阶段有助于基于漏电流的补偿,使得可以确定所选择的单元电流。
    • 4. 发明授权
    • Timed multiplex sensing
    • 定时复用传感
    • US09196373B2
    • 2015-11-24
    • US14191130
    • 2014-02-26
    • SANDISK 3D LLC
    • Anurag NigamGopinath Balakrishnan
    • G11C13/00G11C16/26G11C16/04G11C11/56
    • G11C7/08G11C11/5614G11C11/5678G11C11/5685G11C13/0004G11C13/0007G11C13/0011G11C13/004G11C13/0069G11C16/0483G11C16/26G11C2211/563G11C2213/31G11C2213/32G11C2213/71G11C2213/75
    • Methods for determining memory cell states during a read operation using a detection scheme that reduces the area of detection circuitry for detecting the states of the memory cells by time multiplexing the use of portions of the detection circuitry are described. The read operation may include a precharge phase, a sensing phase, and a detection phase. In some embodiments, a first bit line and a second bit line may be precharged to a read voltage in parallel, and then sensing and/or detection of selected memory cells corresponding with the first bit line and the second bit line may be performed serially using the same detection circuitry by time multiplexing the use of the detection circuitry. In some cases, the time multiplexed detection circuitry may be used for detecting two or more states corresponding with two or more memory cells being sensed during a read operation.
    • 描述了使用检测方案来确定存储单元状态的方法,所述检测方案通过时间多路复用检测电路的部分来减少用于检测存储器单元的状态的检测电路的面积。 读取操作可以包括预充电阶段,感测阶段和检测阶段。 在一些实施例中,第一位线和第二位线可以并行地预充电到读取电压,然后可以串行地使用对应于第一位线和第二位线的所选存储单元的感测和/或检测 相同的检测电路通过对检测电路的使用进行时间复用。 在一些情况下,时间复用检测电路可以用于检测在读操作期间被感测到的两个或多个存储器单元相对应的两个或多个状态。
    • 5. 发明申请
    • TIMED MULTIPLEX SENSING
    • 定时多传感器
    • US20150243362A1
    • 2015-08-27
    • US14191130
    • 2014-02-26
    • SANDISK 3D LLC
    • Anurag NigamGopinath Balakrishnan
    • G11C16/26G11C16/04
    • G11C7/08G11C11/5614G11C11/5678G11C11/5685G11C13/0004G11C13/0007G11C13/0011G11C13/004G11C13/0069G11C16/0483G11C16/26G11C2211/563G11C2213/31G11C2213/32G11C2213/71G11C2213/75
    • Methods for determining memory cell states during a read operation using a detection scheme that reduces the area of detection circuitry for detecting the states of the memory cells by time multiplexing the use of portions of the detection circuitry are described. The read operation may include a precharge phase, a sensing phase, and a detection phase. In some embodiments, a first bit line and a second bit line may be precharged to a read voltage in parallel, and then sensing and/or detection of selected memory cells corresponding with the first bit line and the second bit line may be performed serially using the same detection circuitry by time multiplexing the use of the detection circuitry. In some cases, the time multiplexed detection circuitry may be used for detecting two or more states corresponding with two or more memory cells being sensed during a read operation.
    • 描述了使用检测方案来确定存储单元状态的方法,所述检测方案通过时间多路复用检测电路的部分来减少用于检测存储器单元的状态的检测电路的面积。 读取操作可以包括预充电阶段,感测阶段和检测阶段。 在一些实施例中,第一位线和第二位线可以并行地预充电到读取电压,然后可以串行地使用对应于第一位线和第二位线的所选存储单元的感测和/或检测 相同的检测电路通过对检测电路的使用进行时间复用。 在一些情况下,时间复用检测电路可以用于检测在读操作期间被感测到的两个或多个存储器单元相对应的两个或多个状态。