会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明申请
    • Error detection method and system for processors that employs lockstepped concurrent threads
    • 使用锁定并发线程的处理器的错误检测方法和系统
    • US20050108509A1
    • 2005-05-19
    • US10714093
    • 2003-11-13
    • Kevin SaffordDonald SoltisStephen UndyJames GibsonEric Delano
    • Kevin SaffordDonald SoltisStephen UndyJames GibsonEric Delano
    • G06F9/318G06F9/38G06F11/16G06F15/00
    • G06F9/3885G06F9/30181G06F9/3863
    • A processor that includes an in-order execution architecture for executing at least two instructions per cycle (e.g., 2n instructions are processed per cycle, where n is an integer greater than or equal to one) and at least two symmetric execution units. The processor includes an instruction fetch unit for fetching n instructions (where n is an integer greater than or equal to one) and an instruction decoder for decoding the n instruction. The error detection mechanism includes duplication hardware for duplicating the n instructions into a first bundle of n instructions and a second bundle of n instructions. A first execution unit for executing the first bundle of instructions in a first execution cycle, and a second symmetric execution unit for executing the second bundle of instructions in the first execution cycle are provided. The error detection mechanism also includes comparison hardware for comparing the results of the first execution unit and the results of the second execution unit. The comparison hardware can have an exception unit for generating an exception (e.g., raising a fault) when the results are not the same. A commit unit is provided for committing one of the results when the results are the same.
    • 一种处理器,其包括用于每个周期执行至少两个指令的按顺序执行架构(例如,每个周期处理2n个指令,其中n是大于或等于1的整数)和至少两个对称执行单元。 处理器包括用于取出n个指令(其中n是大于或等于1的整数)的指令获取单元和用于对n指令进行解码的指令解码器。 错误检测机制包括用于将n个指令复制到n个指令的第一束和第n个n个指令束中的复制硬件。 提供了用于在第一执行周期中执行第一指令集的第一执行单元和用于在第一执行周期中执行第二指令集的第二对称执行单元。 错误检测机构还包括用于比较第一执行单元的结果和第二执行单元的结果的比较硬件。 当结果不相同时,比较硬件可以具有用于产生异常(例如,引起故障)的异常单元。 当结果相同时,提交提交单元用于提交结果之一。
    • 2. 发明申请
    • Error detection method and system for processors that employ alternating threads
    • 使用交替线程的处理器的错误检测方法和系统
    • US20050138478A1
    • 2005-06-23
    • US10714258
    • 2003-11-14
    • Kevin SaffordDonald SoltisStephen UndyJames GibsonEric Delano
    • Kevin SaffordDonald SoltisStephen UndyJames GibsonEric Delano
    • G06F11/14G06F11/00
    • G06F11/1497G06F9/3861
    • Microprocessor that includes a mechanism for detecting soft errors. The processor includes an instruction fetch unit for fetching an instruction and an instruction decoder for decoding the instruction. The mechanism for detecting soft errors includes duplication hardware for duplicating the instruction and comparison hardware. The processor further includes a first execution unit for executing the instruction in a first execution cycle and the duplicated instruction in a second execution cycle. The comparison hardware compares the results of the first execution cycle and the results of the second execution cycle. The comparison hardware can include an exception unit for generating an exception (e.g., raising a fault) when the results are not the same. The processor also includes a commit unit for committing one of the results when the results are the same.
    • 微处理器,包括检测软错误的机制。 处理器包括用于取出指令的指令获取单元和用于解码指令的指令解码器。 用于检测软错误的机制包括用于复制指令和比较硬件的复制硬件。 处理器还包括用于在第一执行周期中执行指令的第一执行单元和在第二执行周期中的复制指令。 比较硬件比较第一个执行周期的结果和第二个执行周期的结果。 当结果不相同时,比较硬件可以包括用于产生异常(例如,引起故障)的异常单元。 处理器还包括提交单元,用于在结果相同时提交其中一个结果。
    • 4. 发明申请
    • Microprocessor architected state signature analysis
    • 微处理器架构状态签名分析
    • US20060112257A1
    • 2006-05-25
    • US10987857
    • 2004-11-12
    • Stephen UndyDonald Soltis
    • Stephen UndyDonald Soltis
    • G06F15/00
    • G01R31/318364G01R31/31707
    • Techniques are disclosed for generating signatures representing modifications to architected state in a microprocessor. A plurality of signals representing a plurality of architected states of a goal microprocessor may be combined to produce a goal architected state signature of the goal microprocessor. The goal microprocessor may be actual or simulated and the plurality of architected states may be actual or simulated states. A plurality of signals representing a plurality of architected states of a test microprocessor may be combined to produce a test architected state signature of the test microprocessor. The goal signature may be compared to the test signature to determine whether the test microprocessor is faulty.
    • 公开了用于生成表示对微处理器中的架构状态的修改的签名的技术。 可以组合表示目标微处理器的多个构造状态的多个信号以产生目标微处理器的目标结构状态签名。 目标微处理器可以是实际的或模拟的,并且多个构造状态可以是实际的或模拟的状态。 可以组合表示测试微处理器的多个架构状态的多个信号以产生测试微处理器的测试架构状态签名。 可以将目标签名与测试签名进行比较,以确定测试微处理器是否有故障。
    • 5. 发明申请
    • Computer system resource access control
    • 计算机系统资源访问控制
    • US20060031679A1
    • 2006-02-09
    • US10910652
    • 2004-08-03
    • Donald SoltisRohit BhatiaEric DeLano
    • Donald SoltisRohit BhatiaEric DeLano
    • H04L9/00
    • G06F21/6281G06F2221/2105
    • In a computer system including a plurality of resources, techniques are disclosed for receiving a request from a software program to access a specified one of the plurality of resources, determining whether the specified one of the plurality of resources is a protected resource, and, if the specified one of the plurality of resources is a protected resource, for denying the request if the computer system is operating in a protected mode of operation, and processing the request based on access rights associated with the software program if the computer system is not operating in the protected mode of operation.
    • 在包括多个资源的计算机系统中,公开了用于接收来自软件程序的访问多个资源中的指定的资源的请求的技术,确定所述多个资源中的指定的一个资源是否是受保护的资源,以及如果 所述多个资源中的指定的一个资源是受保护的资源,如果所述计算机系统在受保护的操作模式下操作,则拒绝所述请求,以及如果所述计算机系统未运行,则基于与所述软件程序相关联的访问权限来处理所述请求 在受保护的操作模式下。
    • 6. 发明申请
    • Architectural support for selective use of high-reliability mode in a computer system
    • 在计算机系统中选择性使用高可靠性模式的架构支持
    • US20050240793A1
    • 2005-10-27
    • US10819241
    • 2004-04-06
    • Kevin SaffordDonald Soltis
    • Kevin SaffordDonald Soltis
    • G06F9/30G06F11/00
    • G06F9/30181G06F9/30076G06F9/30189G06F9/3851G06F11/1629G06F2201/845
    • In one aspect of the present invention, a circuit is provided which implements an instruction set architecture defining a first instruction group, a second instruction group to enter a high-reliability mode of operation, and a third instruction group to enter a non-high-reliability mode of operation. The circuit includes means for causing the circuit to enter the high-reliability mode of operation in response to receiving the second instruction group; means for causing the circuit to enter the non-high-reliability mode of operation in response to receiving the third instruction group; first execution means for executing the first instruction group in the high-reliability mode of operation if the circuit is in the high-reliability mode of operation; and second execution means for executing the first instruction group without in the non-high-reliability mode of operation if the circuit is in the non-high-reliability mode of operation.
    • 在本发明的一个方面,提供一种电路,其实现定义第一指令组的指令集架构,进入高可靠性操作模式的第二指令组,以及进入非高速模式的第三指令组, 可靠的运行模式。 电路包括用于响应于接收到第二指令组而使电路进入高可靠性操作模式的装置; 响应于接收到第三指令组使电路进入非高可靠性操作模式的装置; 如果电路处于高可靠性操作模式,则在高可靠性操作模式下执行第一指令组的第一执行装置; 以及第二执行装置,用于如果电路处于非高可靠性操作模式,则在不处于非高可靠性操作模式的情况下执行第一指令组。
    • 9. 发明申请
    • Device testing using multiple test kernels
    • 使用多个测试内核的设备测试
    • US20050268189A1
    • 2005-12-01
    • US10857117
    • 2004-05-28
    • Donald Soltis
    • Donald Soltis
    • G01R31/28G01R31/3183
    • G01R31/318371G01R31/318307G01R31/318314
    • In a device testing arrangement, a data set is selected from a set of multiple data sets, and a test kernel is selected from a set of multiple test kernels. The test kernel includes one or more instructions that utilize data. The test kernel is executed with at least some of the data from the data set, which causes one or more inputs to be provided to a device under test. A test result is obtained as one or more results generated by the device under test in response to the executing. The data set and kernel selection, execution, and result obtaining processes are repeated for one or more remaining test kernels in the set of multiple test kernels and for one or more remaining data sets in the set of multiple data sets.
    • 在设备测试装置中,从一组多个数据集中选择数据集,并且从一组多个测试内核中选择一个测试内核。 测试内核包括一个或多个利用数据的指令。 使用数据集中的至少一些数据执行测试内核,这导致将一个或多个输入提供给被测设备。 作为响应于执行的被测设备生成的一个或多个结果,获得测试结果。 对于多个测试内核集合中的一个或多个剩余测试内核以及多组数据集中的一个或多个剩余数据集重复数据集和内核选择,执行和结果获取过程。