会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明申请
    • Formulaic flexible collision-free memory accessing for parallel turbo decoding with quadratic polynomial permutation (QPP) interleave
    • 具有二次多项式置换(QPP)交错的并行涡轮解码的公式灵活无冲突存储器存取
    • US20120054578A1
    • 2012-03-01
    • US13293231
    • 2011-11-10
    • Ba-Zhong ShenTak K. Lee
    • Ba-Zhong ShenTak K. Lee
    • H03M13/29G06F11/10
    • H03M13/2957H03M13/2757H03M13/2785H03M13/3972H03M13/6566H04L1/0071
    • Formulaic flexible collision-free memory accessing for parallel turbo decoding with quadratic polynomial permutation (QPP) interleave. A means is presented by which any desired number of parallel implemented turbo decoding processors can be employed to perform turbo decoding that has been performed using a QPP interleave. This approach is presented to allow an arbitrarily selected number (M) of decoding processors (e.g., a plurality of parallel implemented turbo decoders) to perform decoding of a turbo coded signal while still using a selected embodiment of a QPP interleave. In addition, a collision-free memory mapping, (MOD,C,W) provides more freedom for selecting the particular quadratic polynomial permutation (QPP) interleave (π) that satisfies a parallel turbo decoding implementation with any desired number of parallel implemented turbo decoding processors. This memory mapping allows collision-free reading and writing of updated information (as updated using parallel implemented turbo decoder) into memory banks.
    • 具有二次多项式置换(QPP)交错的并行涡轮解码的公式灵活无冲突存储器存取。 提出了一种可以使用任何期望数量的并行实施的turbo解码处理器来执行已经使用QPP交织进行的turbo解码的装置。 呈现该方法以允许任意选择的数量(M)的解码处理器(例如,多个并行实现的turbo解码器)在仍然使用QPP交织的所选实施例的情况下执行turbo编码信号的解码。 此外,无冲突存储器映射(MOD,C,W)提供了更多的自由度,用于选择满足具有任何所需数量的并行实现的turbo的并行turbo解码实现的特定二次多项式置换(QPP)交织(&pgr) 解码处理器。 该存储器映射允许将更新的信息(使用并行实现的turbo解码器更新)的无冲突读写写入存储体。
    • 4. 发明申请
    • RECEIVING APPARATUS, RECEIVING METHOD, PROGRAM, AND RECEIVING SYSTEM
    • 接收设备,接收方法,程序和接收系统
    • US20100245677A1
    • 2010-09-30
    • US12726484
    • 2010-03-18
    • Takashi YOKOKAWAHitoshi Sakai
    • Takashi YOKOKAWAHitoshi Sakai
    • H03M13/05H04N5/44G06F11/10
    • H03M13/11H03M13/2707H03M13/2785H03M13/2789
    • A receiving apparatus includes: a deinterleaving device configured to perform a deinterleaving process on an LDPC-coded data signal having undergone an interleaving process, the LDPC representing Low Density Parity Check, by use of a memory which has columns capable of storing as many as “a” data, the “a” being an integer of at least 1; and a control device configured such that if the data signal is supplied in units of N data, the N being an integer smaller than the “a,” the control device controls the deinterleaving device to write the data signal to a predetermined address of the memory while reading previously written data from the predetermined address in a write period, the control device further controlling the deinterleaving device to stop writing the data signal to the predetermined address of the memory while reading the previously written data from the predetermined address in a write inhibit period.
    • 接收装置包括:解交织装置,被配置为对已经经历交织处理的LDPC编码数据信号执行解交织处理,LDPC表示低密度奇偶校验,通过使用具有能够存储多达“ “数据”,“a”为至少1的整数; 以及控制装置,被配置为使得如果以N个数据为单位提供数据信号,则N是小于“a”的整数,控制装置控制解交织装置将数据信号写入存储器的预定地址 同时在写周期期间从预定地址读取先前写入的数据时,控制装置进一步控制解交错装置,以便在写入禁止期间从预定地址读出先前写入的数据时停止将数据信号写入存储器的预定地址 。
    • 6. 发明授权
    • Deinterleaving device for digital broadcast receivers having a downsized deinterleaver memory and deinterleaving method thereof
    • 具有小型解交织器存储器及其去交织方法的数字广播接收机的解交织装置
    • US07519872B2
    • 2009-04-14
    • US10971163
    • 2004-10-25
    • Jeong-taek Lee
    • Jeong-taek Lee
    • G06F11/00
    • H04H40/18H03M13/2732H03M13/276H03M13/2782H03M13/2785H04H20/426H04H2201/20
    • Disclosed is a deinterleaving device and method for digital broadcast receivers having a downsized deinterleaver memory. The deinterleaving device includes a memory having storage space for performing the deinterleaving in a number of deinterleaving units over the K groups of input data in correspondence with an interleaving unit at a transmitter; an address generator for reading data written in the memory and generating memory addresses for writing input data; read-enable unit and write-enable unit for reading and writing data written at the generated memory addresses; and a controller for controlling the address generator to generate the memory addresses for the input data in correspondence with the deinterleaving units, the controller controlling the read-enable unit and the write-enable unit to read data written at the memory addresses before writing the input data at the memory addresses.
    • 公开了一种具有小型解交织器存储器的数字广播接收机的解交织设备和方法。 解交织装置包括:具有存储空间的存储器,用于在与发送器处的交织单元对应的K组输入数据上执行多个解交织单元中的去交织; 用于读取写入存储器中的数据并产生用于写入输入数据的存储器地址的地址发生器; 读取使能单元和写入使能单元,用于读取和写入在所生成的存储器地址上写入的数据; 以及控制器,用于控制地址发生器以与解交错单元相对应地生成用于输入数据的存储器地址,控制器控制读取使能单元和写入使能单元在写入输入之前读取写入存储器地址的数据 数据在存储器地址。
    • 7. 发明授权
    • Method and apparatus for memory optimization in MPE-FEC system
    • MPE-FEC系统内存优化的方法和装置
    • US07451378B2
    • 2008-11-11
    • US11623617
    • 2007-01-16
    • Rajugopal GubbiJavaji Sunil BabuRamanujan K Valmiki
    • Rajugopal GubbiJavaji Sunil BabuRamanujan K Valmiki
    • H03M13/00
    • H03M13/2785H03M13/1515H03M13/2707H03M13/6356H03M13/6362
    • Systems and methods are provided for processing Multi-Protocol Encapsulation (MPE) under the DVB-H standard. The system includes: (a) a receive buffer having entries organized as columns and rows, the addresses for the entries in the receive buffer being arranged sequentially in column-major order; (b) a first process writing MPE data into the receive buffer, in the manner such that, for each frame, the application data portion and the error correction code portion are written sequentially in column major order, (c) a second process decoding the error correction code portion of each frame and which corrects the application data portion in accordance with the decoding; and (d) a third process reading out the application data portion from the receiver buffer column by column, the third process re-reading any column of the application portion that is corrected by the second process, when that column has previously been read by the third process.
    • 提供了用于处理DVB-H标准下的多协议封装(MPE)的系统和方法。 该系统包括:(a)具有组织为列和行的条目的接收缓冲器,接收缓冲器中的条目的地址按列主要顺序排列; (b)将MPE数据写入接收缓冲器的第一过程,以对于每个帧的方式,应用数据部分和纠错码部分以列主要顺序被顺序地写入,(c)第二处理解码 每个帧的纠错码部分,并根据解码校正应用数据部分; 和(d)第三进程逐列从接收器缓冲器读出应用数据部分,第三进程重新读取由第二进程校正的应用部分的任何列,当该列先前被 第三个过程。
    • 8. 发明申请
    • METHOD AND APPARATUS FOR MEMORY OPTIMIZATION IN MPE-FEC SYSTEM
    • MPE-FEC系统中存储器优化的方法与装置
    • US20070220406A1
    • 2007-09-20
    • US11623617
    • 2007-01-16
    • Rajugopal GubbiJavaji BabuRamanujan Valmiki
    • Rajugopal GubbiJavaji BabuRamanujan Valmiki
    • H03M13/00
    • H03M13/2785H03M13/1515H03M13/2707H03M13/6356H03M13/6362
    • A system and a method are provided for processing Multi-Protocol Encapsulation (MPE) under the DVB-H standard. The system includes: (a) a receive buffer having entries organized as columns and rows and in which the addresses for the entries in the receive buffer are arranged sequentially in column-major order; (b) a first process writing MPE data into the receive buffer, in the manner such that, for each frame, the application data portion and the error correction code portion are written sequentially in column major order, (c) a second process decoding the error correction code portion of each frame and which corrects the application data portion in accordance with the decoding; and (d) a third process reading out the application data portion from the receiver buffer column by column, the third process re-reading any column of the application portion that is corrected by the second process, when that column has previously been read by the third process. Under this system, the first process (a) keeps tracks of the locations of the MPE data of each frame in the receive buffer in a mapping table, and (b) writes the MPE data of a next frame is written into the locations of the error correcting code portion of a previous frame, when the locations become available.
    • 提供了一种用于处理DVB-H标准下的多协议封装(MPE)的系统和方法。 该系统包括:(a)具有组织为列和行的条目的接收缓冲器,其中接收缓冲器中的条目的地址按列主序列顺序排列; (b)将MPE数据写入接收缓冲器的第一过程,以对于每个帧的方式,应用数据部分和纠错码部分以列主要顺序被顺序地写入,(c)第二处理解码 每个帧的纠错码部分,并根据解码校正应用数据部分; 和(d)第三进程逐列从接收器缓冲器读出应用数据部分,第三进程重新读取由第二进程校正的应用部分的任何列,当该列先前被 第三个过程。 在该系统下,第一过程(a)在映射表中保持接收缓冲器中每帧的MPE数据的位置的轨迹,并且(b)将下一帧的MPE数据写入到 当位置变得可用时,纠错前一帧的代码部分。