会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 11. 发明授权
    • Method for manufacturing a silicon nitride thin film using plasma-enhanced chemical vapor deposition
    • 使用等离子体增强化学气相沉积制造氮化硅薄膜的方法
    • US09431241B2
    • 2016-08-30
    • US14411999
    • 2013-07-30
    • CSMC TECHNOLOGIES FAB1 CO., LTD.
    • Zhanxin Li
    • H01L21/02C23C16/34C23C16/505
    • H01L21/02274C23C16/345C23C16/505H01L21/0217H01L21/02211
    • A method for manufacturing a silicon nitride thin film comprises a step of charging silane, ammonia gas and nitrogen gas at an environment temperature below 350° C. to produce and deposit a silicon nitride thin film, wherein a rate of charging silane is 300-350 sccm, a rate of charging ammonia gas is 1000 sccm, a rate of charging nitrogen gas is 1000 sccm; a power of a high frequency source is 0.15˜0.30 KW, a power of a low frequency source is 0.15˜0.30 KW; a reaction pressure is 2.3˜2.6 Torr; a reaction duration is 4˜6 s. The above method for manufacturing a silicon nitride thin film provides a preferable parameter range and preferred parameters for generating a low-stress SIN thin film at low temperatures, achieves manufacture of a low-stress SIN thin film at low temperatures, and thus, better satisfies the situation requiring a low-stress SIN thin film.
    • 制造氮化硅薄膜的方法包括在低于350℃的环境温度下加入硅烷,氨气和氮气以产生和沉积氮化硅薄膜的步骤,其中填充硅烷的速率为300-350 sccm,氨气的加入速率为1000sccm,氮气的充填速度为1000sccm; 高频源的功率为0.15〜0.30KW,低频源的功率为0.15〜0.30KW; 反应压力为2.3〜2.6乇; 反应时间为4〜6秒。 上述制造氮化硅薄膜的方法提供了优选的参数范围和用于在低温下产生低应力SIN薄膜的优选参数,在低温下实现了低应力SIN薄膜的制造,从而更好地满足 需要低应力SIN薄膜的情况。
    • 13. 发明申请
    • METHOD FOR WAFER ETCHING IN DEEP SILICON TRENCH ETCHING PROCESS
    • 深层硅凝胶蚀刻过程中的蚀刻方法
    • US20150332981A1
    • 2015-11-19
    • US14435955
    • 2013-12-31
    • CSMC TECHNOLOGIES FAB1 CO., LTD.
    • Anna ZHANGXiaoming LI
    • H01L21/66H01L21/683H01L21/3065
    • H01L22/26H01L21/3065H01L21/6831
    • A method for wafer etching in a deep silicon trench etching process includes the following steps: a. electrostatically absorbing a wafer using an electrostatic chuck, and stabilizing the atmosphere required by the process (S110); b. performing the sub-steps of a main process for the wafer, and the time for the sub-steps of the main process being shorter than the time required by the wafer main process; c. releasing the electrostatic adsorption of the electrostatic chuck on the wafer; d. determining whether the cumulative time of the sub-steps of the main process reaches a predetermined threshold or not, if so, performing the step e (S150), and if not, repeating the operations in the steps a to c (S140); and e. ending a wafer manufacturing process. The etching method avoids the wafer from continuous contact with the electrostatic chuck, reduces electrostatic accumulation on the surface of the wafer, and therefore solves the problem of resist reticulation on the surface of the wafer in the DSIE process.
    • 在深硅沟槽蚀刻工艺中的晶片蚀刻方法包括以下步骤:a。 使用静电卡盘静电吸收晶片,并稳定工艺所需的气氛(S110); b。 执行晶片主工艺的子步骤,并且主工艺的子步骤的时间比晶片主工艺所需的时间短; C。 释放静电吸盘在晶片上的静电吸附; d。 确定主处理的子步骤的累积时间是否达到预定阈值(如果是),执行步骤e(S150),如果不是则重复步骤a至c中的操作(S140); 和e。 结束晶圆制造工艺。 蚀刻方法避免了晶片与静电卡盘的连续接触,减少了晶片表面上的静电积累,因此解决了DSIE工艺中晶片表面的抗网纹问题。
    • 14. 发明申请
    • PHOTOLITHOGRAPHY METHOD AND SYSTEM BASED ON HIGH STEP SLOPE
    • 基于高阶梯度的光刻方法和系统
    • US20150227048A1
    • 2015-08-13
    • US14435945
    • 2013-09-03
    • CSMC TECHNOLOGIES FAB1 CO., LTD.
    • Jiale Su
    • G03F7/20
    • G03F7/2035G03F1/38G03F7/203
    • A photolithography method and system based on a high step slope are provided. The method includes: S1, manufacturing a sacrificial layer with a high step slope on a substrate; S2, adopting a spin-on PR coating process to cover the sacrificial layer with a photoresist layer to form a photolithographic layer; S3, forming a mask pattern and a compensation pattern on a mask; and S4, performing photolithography processes, by a photolithography machine, on the photolithographic layer. By forming a slope-top compensation pattern and a slope compensation pattern on a mask to perform photolithography on the substrate of a sacrificial layer, a relatively wide compensation pattern is set in a part of the top of the slope with a small thickness, thereby compensating the overexposure at the top of the slope, reducing the error in the photolithographic pattern, and improving the precision of photolithography of the high step slope.
    • 提供了一种基于高阶斜率的光刻方法和系统。 该方法包括:S1,在衬底上制造具有高阶跃斜率的牺牲层; S2,采用旋涂PR涂覆工艺以用光致抗蚀剂层覆盖牺牲层以形成光刻层; S3,在掩模上形成掩模图案和补偿图案; 和S4,通过光刻机在光刻层上进行光刻工艺。 通过在掩模上形成斜坡补偿图案和斜率补偿图案以在牺牲层的基板上进行光刻,在斜面的顶部的一部分中以较小的厚度设置相对较宽的补偿图案,从而补偿 斜坡顶部过度曝光,降低了光刻图案的误差,提高了高阶斜坡光刻的精度。
    • 15. 发明申请
    • METHOD FOR MANUFACTURING A SILICON NITRIDE THIN FILM
    • 用于制造氮化硅薄膜的方法
    • US20150179437A1
    • 2015-06-25
    • US14411999
    • 2013-07-30
    • CSMC TECHNOLOGIES FAB1 CO., LTD.
    • Zhanxin Li
    • H01L21/02
    • H01L21/02274C23C16/345C23C16/505H01L21/0217H01L21/02211
    • A method for manufacturing a silicon nitride thin film comprises a step of charging silane, ammonia gas and nitrogen gas at an environment temperature below 350° C. to produce and deposit a silicon nitride thin film, wherein a rate of charging silane is 300-350 sccm, a rate of charging ammonia gas is 1000 sccm, a rate of charging nitrogen gas is 1000 sccm; a power of a high frequency source is 0.15˜0.30 KW, a power of a low frequency source is 0.15˜0.30 KW; a reaction pressure is 2.3˜2.6 Torr; a reaction duration is 4˜6 s. The above method for manufacturing a silicon nitride thin film provides a preferable parameter range and preferred parameters for generating a low-stress SIN thin film at low temperatures, achieves manufacture of a low-stress SIN thin film at low temperatures, and thus, better satisfies the situation requiring a low-stress SIN thin film.
    • 制造氮化硅薄膜的方法包括在低于350℃的环境温度下加入硅烷,氨气和氮气以产生和沉积氮化硅薄膜的步骤,其中填充硅烷的速率为300-350 sccm,氨气的加入速率为1000sccm,氮气的充填速度为1000sccm; 高频源的功率为0.15〜0.30KW,低频源的功率为0.15〜0.30KW; 反应压力为2.3〜2.6乇; 反应时间为4〜6秒。 上述制造氮化硅薄膜的方法提供了优选的参数范围和用于在低温下产生低应力SIN薄膜的优选参数,在低温下实现了低应力SIN薄膜的制造,从而更好地满足 需要低应力SIN薄膜的情况。
    • 17. 发明申请
    • HIGH-VOLTAGE SCHOTTKY DIODE AND MANUFACTURING METHOD THEREOF
    • 高压肖特基二极管及其制造方法
    • US20140145290A1
    • 2014-05-29
    • US14130449
    • 2012-10-23
    • CSMC TECHNOLOGIES FAB1 CO., LTD.
    • Lihui Gu
    • H01L29/06H01L29/66H01L29/872
    • H01L29/0634H01L29/0619H01L29/10H01L29/402H01L29/66143H01L29/872
    • A high-voltage Schottky diode and a manufacturing method thereof are disclosed in the present disclosure. The diode includes: a P-type substrate and two N-type buried layers, a first N-type buried layer is located below a cathode lead-out area, and a second N-type buried layer is located below a cathode region; an epitaxial layer; two N-type well regions located on the epitaxial layer, a first N-type well region is a lateral drift region and it is provided with a cathode lead-out region, and a second N-type well region is located on the second N-type buried layer and it is a cathode region; a first P-type well region located on the second N-type buried layer and surrounding the cathode region; a field oxide isolation region located on the lateral drift region; an anode located on the cathode region and a cathode located on the surface of the cathode lead-out region.
    • 公开了一种高电压肖特基二极管及其制造方法。 二极管包括:P型衬底和两个N型埋层,第一N型掩埋层位于阴极引出区下方,第二N型掩埋层位于阴极区下面; 外延层; 位于外延层上的两个N型阱区,第一N型阱区是横向漂移区,并具有阴极引出区,第二N型阱区位于第二N 型埋层,是阴极区; 位于所述第二N型掩埋层上并围绕所述阴极区的第一P型阱区; 位于所述横向漂移区上的场氧化物隔离区; 位于阴极区域的阳极和位于阴极引出区域的表面上的阴极。