会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明申请
    • ONE-TRANSISTOR TYPE DRAM
    • 单晶体型DRAM
    • US20100046308A1
    • 2010-02-25
    • US12609649
    • 2009-10-30
    • Hee Bok KANGJin Hong AnSung Joo HongSuk Kyoung Hong
    • Hee Bok KANGJin Hong AnSung Joo HongSuk Kyoung Hong
    • G11C5/14G11C7/02
    • G11C11/404G11C11/4091G11C11/4096G11C11/4099G11C2211/4016
    • A one-transistor type DRAM includes a floating body storage element connected between a bit line and a source line and controlled by a word line. The DRAM comprises a plurality of source lines and word lines arranged in a row direction, a plurality of bit lines arranged in a column direction, a plurality of reference bit lines arranged in a column direction, a cell array including the floating body storage element and formed in a region where the source line, the word line and the bit line are crossed, a reference cell array including the floating body storage element, formed in a region where the source line, the word line and the bit line are crossed and configured to output a reference current having a plurality of levels, a plurality of reference voltage generating units connected to the reference bit lines and configured to generate a plurality of reference voltages corresponding to the reference current having a plurality of levels, and a sense amplifier and a write driving unit connected to the bit line and configured to receive the plurality of reference voltages.
    • 单晶体管型DRAM包括连接在位线和源极线之间并由字线控制的浮体存储元件。 DRAM包括沿行方向布置的多个源极线和字线,沿列方向布置的多个位线,沿列方向布置的多个参考位线,包括浮体存储元件的单元阵列和 形成在源极线,字线和位线交叉的区域中,形成在源极线,字线和位线交叉配置的区域中的包括浮体存储元件的基准单元阵列 输出具有多个电平的参考电流;多个参考电压产生单元,连接到参考位线并被配置为产生与具有多个电平的参考电流对应的多个参考电压;以及读出放大器和 写入驱动单元连接到位线并被配置为接收多个参考电压。
    • 3. 发明授权
    • Reading method of non-volatile memory device
    • 非易失性存储器件的读取方法
    • US08675404B2
    • 2014-03-18
    • US13475204
    • 2012-05-18
    • Hyun-Seung YooSung-Joo HongSeiichi AritomeSeok-Kiu LeeSung-Kye ParkGyu-Seog ChoEun-Seok ChoiHan-Soo Joo
    • Hyun-Seung YooSung-Joo HongSeiichi AritomeSeok-Kiu LeeSung-Kye ParkGyu-Seog ChoEun-Seok ChoiHan-Soo Joo
    • G11C16/00
    • G11C16/0483G11C16/26G11C16/3418
    • A reading method of a non-volatile memory device that includes a plurality memory cells that each include one floating gate and two control gates disposed adjacent to the floating gate on two alternate sides of the floating gate, respectively, and two adjacent memory cells share one control gate, the reading method comprising applying a read voltage to control gates of a selected memory cell, applying a second pass voltage to alternate control gates of the memory cells different from the control gates of the selected memory cells starting from the control gates next to the selected memory cell, and applying a first pass voltage that is lower than the second pass voltage to alternate the control gates of the memory cells different from the control gates of the selected memory cells starting from the control gates secondly next to the selected memory cell.
    • 一种非易失性存储器件的读取方法,包括分别包括一个浮动栅极和两个控制栅极的多个存储器单元,两个控制栅极分别与浮置栅极的两个交替侧相邻设置,并且两个相邻的存储单元共享一个 所述读取方法包括将读取电压施加到所选择的存储器单元的控制栅极,将第二通过电压施加到与所选择的存储器单元的控制栅极不同的存储单元的控制栅极的替代控制栅极,所述存储器单元从控制栅极开始, 所选择的存储单元,以及施加低于第二通过电压的第一通过电压,以从控制栅极开始的第二选择的存储单元开始,将不同于所选存储单元的控制栅极的存储单元的控制栅极交替 。
    • 4. 发明授权
    • One-transistor type DRAM
    • 单晶体管型DRAM
    • US07864611B2
    • 2011-01-04
    • US12609649
    • 2009-10-30
    • Hee Bok KangJin Hong AnSung Joo HongSuk Kyoung Hong
    • Hee Bok KangJin Hong AnSung Joo HongSuk Kyoung Hong
    • G11C7/02
    • G11C11/404G11C11/4091G11C11/4096G11C11/4099G11C2211/4016
    • A one-transistor type DRAM includes a floating body storage element connected between a bit line and a source line and controlled by a word line. The DRAM comprises a plurality of source lines and word lines arranged in a row direction, a plurality of bit lines arranged in a column direction, a plurality of reference bit lines arranged in a column direction, a cell array including the floating body storage element and formed in a region where the source line, the word line and the bit line are crossed, a reference cell array including the floating body storage element, formed in a region where the source line, the word line and the bit line are crossed and configured to output a reference current having a plurality of levels, a plurality of reference voltage generating units connected to the reference bit lines and configured to generate a plurality of reference voltages corresponding to the reference current having a plurality of levels, and a sense amplifier and a write driving unit connected to the bit line and configured to receive the plurality of reference voltages.
    • 单晶体管型DRAM包括连接在位线和源极线之间并由字线控制的浮体存储元件。 DRAM包括沿行方向布置的多个源极线和字线,沿列方向布置的多个位线,沿列方向布置的多个参考位线,包括浮体存储元件的单元阵列和 形成在源极线,字线和位线交叉的区域中,形成在源极线,字线和位线交叉配置的区域中的包括浮体存储元件的基准单元阵列 输出具有多个电平的参考电流;多个参考电压产生单元,连接到参考位线并被配置为产生与具有多个电平的参考电流相对应的多个参考电压;以及读出放大器和 写入驱动单元连接到位线并被配置为接收多个参考电压。
    • 6. 发明授权
    • One-transistor type dram
    • 单晶体管式
    • US07630262B2
    • 2009-12-08
    • US12003923
    • 2008-01-03
    • Hee Bok KangJin Hong AnSung Joo HongSuk Kyoung Hong
    • Hee Bok KangJin Hong AnSung Joo HongSuk Kyoung Hong
    • G11C7/02
    • G11C11/404G11C11/4091G11C11/4096G11C11/4099G11C2211/4016
    • A one-transistor type DRAM includes a floating body storage element connected between a bit line and a source line and controlled by a word line. The DRAM comprises a plurality of source lines and word lines arranged in a row direction, a plurality of bit lines arranged in a column direction, a plurality of reference bit lines arranged in a column direction, a cell array including the floating body storage element and formed in a region where the source line, the word line and the bit line are crossed, a reference cell array including the floating body storage element, formed in a region where the source line, the word line and the bit line are crossed and configured to output a reference current having a plurality of levels, a plurality of reference voltage generating units connected to the reference bit lines and configured to generate a plurality of reference voltages corresponding to the reference current having a plurality of levels, and a sense amplifier and a write driving unit connected to the bit line and configured to receive the plurality of reference voltages.
    • 单晶体管型DRAM包括连接在位线和源极线之间并由字线控制的浮体存储元件。 DRAM包括沿行方向布置的多个源极线和字线,沿列方向布置的多个位线,沿列方向布置的多个参考位线,包括浮体存储元件的单元阵列和 形成在源极线,字线和位线交叉的区域中,形成在源极线,字线和位线交叉配置的区域中的包括浮体存储元件的基准单元阵列 输出具有多个电平的参考电流;多个参考电压产生单元,连接到参考位线并被配置为产生与具有多个电平的参考电流相对应的多个参考电压;以及读出放大器和 写入驱动单元连接到位线并被配置为接收多个参考电压。