会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明申请
    • SEMICONDUCTOR STORAGE DEVICE
    • 半导体存储设备
    • US20080291743A1
    • 2008-11-27
    • US12123791
    • 2008-05-20
    • Toshiaki EdahiroMasahiro Yoshihara
    • Toshiaki EdahiroMasahiro Yoshihara
    • G11C16/24G11C16/26
    • G11C16/32G11C16/26
    • This disclosure concerns a semiconductor storage device including a bit line; a first capacitor supplying a charge to a cell; a first sense node transmitting a potential corresponding to data of the cell; a first pre-charge part charging the bit line, the first capacitor, and the first sense node; a first latch part latching the data; a first sense part including a first sense transistor connected between a power supply and the first latch part, the gate is connected to the first sense node; and a first clamp part connecting a first node between the first latch part and the first sense transistor to the bit line, wherein the first capacitor supplies the charge to the bit line during detecting, and the first sense part supplies a charge from the power supply to the bit line via the first clamp part in response a potential at the first sense node.
    • 本公开涉及包括位线的半导体存储装置; 向电池提供电荷的第一电容器; 第一感测节点发送对应于所述小区的数据的电位; 对位线充电的第一预充电部分,第一电容器和第一感测节点; 锁定数据的第一锁存部分; 第一感测部分,包括连接在电源和第一锁存部分之间的第一感测晶体管,栅极连接到第一感测节点; 以及将第一锁存部分和第一检测晶体管之间的第一节点连接到位线的第一钳位部分,其中第一电容器在检测期间将电荷提供给位线,并且第一感测部分从电源提供电荷 响应于第一感测节点处的电位,经由第一钳位部分到位线。
    • 6. 发明授权
    • Semiconductor storage device
    • 半导体存储设备
    • US07692987B2
    • 2010-04-06
    • US12123791
    • 2008-05-20
    • Toshiaki EdahiroMasahiro Yoshihara
    • Toshiaki EdahiroMasahiro Yoshihara
    • G11C7/00
    • G11C16/32G11C16/26
    • This disclosure concerns a semiconductor storage device including a bit line; a first capacitor supplying a charge to a cell; a first sense node transmitting a potential corresponding to data of the cell; a first pre-charge part charging the bit line, the first capacitor, and the first sense node; a first latch part latching the data; a first sense part including a first sense transistor connected between a power supply and the first latch part, the gate is connected to the first sense node; and a first clamp part connecting a first node between the first latch part and the first sense transistor to the bit line, wherein the first capacitor supplies the charge to the bit line during detecting, and the first sense part supplies a charge from the power supply to the bit line via the first clamp part in response a potential at the first sense node.
    • 本公开涉及包括位线的半导体存储装置; 向电池提供电荷的第一电容器; 第一感测节点发送对应于所述小区的数据的电位; 对位线充电的第一预充电部分,第一电容器和第一感测节点; 锁定数据的第一锁存部分; 第一感测部分,包括连接在电源和第一锁存部分之间的第一感测晶体管,栅极连接到第一感测节点; 以及将第一锁存部分和第一检测晶体管之间的第一节点连接到位线的第一钳位部分,其中第一电容器在检测期间将电荷提供给位线,并且第一感测部分从电源提供电荷 响应于第一感测节点处的电位,经由第一钳位部分到位线。
    • 10. 发明授权
    • Semiconductor memory device having sense amplifier
    • 具有读出放大器的半导体存储器件
    • US08228744B2
    • 2012-07-24
    • US12693798
    • 2010-01-26
    • Masahiro YoshiharaKatsumi Abe
    • Masahiro YoshiharaKatsumi Abe
    • G11C7/10
    • G11C7/12G11C7/08G11C2207/005
    • A semiconductor memory device includes a memory cell array, a page buffer, a data line pair, a differential amplifier and a precharger. The memory cell array includes a plurality of pages in which a plurality of memory cells are arranged. The page buffer is formed adjacent to the memory cell array, and includes a plurality of sense amplifiers configured to temporarily hold page data read from the memory cells in the page. The data line pair is arranged in the page buffer and is connected to the sense amplifiers. The differential amplifier is configured to amplify a potential difference between lines of the data line pair. The precharger is configured to precharge the data line pair to a predetermined potential. At least one of the differential amplifier and the precharger is formed in the page buffer, and the at least one circuit is electrically connected to the data line pair.
    • 半导体存储器件包括存储单元阵列,页缓冲器,数据线对,差分放大器和预充电器。 存储单元阵列包括多个存储单元布置在其中的多个页面。 页面缓冲器形成在与存储单元阵列相邻的位置,并且包括多个读出放大器,被配置为临时保持从页面中的存储器单元读取的页面数据。 数据线对被布置在页缓冲器中并连接到读出放大器。 差分放大器被配置为放大数据线对的线之间的电位差。 预充电器被配置为将数据线对预充电到预定电位。 差分放大器和预充电器中的至少一个形成在页面缓冲器中,并且至少一个电路电连接到数据线对。