会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 51. 发明申请
    • BLOCK SYMMETRIZATION IN A FIELD PROGRAMMABLE GATE ARRAY
    • 在现场可编程门阵列中的块对称
    • US20070210829A1
    • 2007-09-13
    • US11748865
    • 2007-05-15
    • Sinan Kaptanoglu
    • Sinan Kaptanoglu
    • H03K19/177
    • H03K19/17736H03K19/17728H03K19/1778H03K19/17796
    • An FPGA architecture has top, middle and low levels. The top level is an array of B16×16 tiles enclosed by I/O blocks. The routing resources in the middle level are expressway routing channels including interconnect conductors. At the lowest level, there are block connect routing channels, local mesh routing channels, and direct connect interconnect conductors to connect the logic elements to further routing resources. Each B1 block includes four clusters of devices. Each of the clusters includes first and second LUT3s, a LUT2, and a DFF. Each of the LUT3s have three inputs and one output. Each of the LUT2s have two inputs and one output. Each DFF has a data input and a data output. In each of the clusters the outputs of the LUT3s are multiplexed to the input of DFF, and symmetrized with the output of the DFF to form two outputs of each of the clusters.
    • FPGA架构具有顶级,中级和低级。 顶级是由I / O块包围的B16x16瓦数组。 中间路由资源是高速公路路由信道,包括互连导体。 在最底层,有块连接路由通道,本地网状路由通道和直接连接互连导体,以将逻辑元件连接到更多的路由资源。 每个B 1块包括四组设备。 每个簇包括第一和第二LUT 3 s,LUT 2和DFF。 LUT 3中的每一个具有三个输入和一个输出。 LUT 2中的每一个具有两个输入和一个输出。 每个DFF都有数据输入和数据输出。 在每个簇中,LUT 3的输出被复用到DFF的输入,并且与DFF的输出对称,以形成每个簇的两个输出。
    • 52. 发明授权
    • Block connector splitting in logic block of a field programmable gate array
    • 在现场可编程门阵列的逻辑块中的块连接器分离
    • US06838903B1
    • 2005-01-04
    • US10608454
    • 2003-06-26
    • Sinan Kaptanoglu
    • Sinan Kaptanoglu
    • H03K19/177
    • H03K19/17736H03K19/17728
    • A logic block in a field programmable gate array comprises a plurality of clusters of logic devices. At least one of the logic devices in each of the clusters has an input or an output. A first set of interconnect conductors enters the logic block from a first side and forming a programmable intersection with the input or the output of at least one of the logic devices in each of the clusters. A second set of interconnect conductors enters the logic block from a second side and forming a programmable intersection with the input or output of one of the logic devices in each cluster, the first set of interconnect conductors forming a pairwise hardwired connection with the second set of interconnect conductors. An interconnect conductor splitting extension is disposed between the first set of interconnect conductors and the second set of interconnect conductors.
    • 现场可编程门阵列中的逻辑块包括多个逻辑器件群集。 每个集群中的至少一个逻辑设备具有输入或输出。 第一组互连导体从第一侧进入逻辑块,并且形成与每个簇中的至少一个逻辑器件的输入或输出的可编程交叉。 第二组互连导体从第二侧进入逻辑块并且与每个簇中的逻辑器件中的一个的输入或输出形成可编程交叉,第一组互连导体与第二组互连导体形成成对的硬连线连接 互连导体。 互连导体分裂延伸部设置在第一组互连导体和第二组互连导体之间。
    • 54. 发明授权
    • Block symmetrization in a field programmable gate array
    • 在现场可编程门阵列中的块对称
    • US06268743B1
    • 2001-07-31
    • US09518974
    • 2000-03-06
    • Sinan Kaptanoglu
    • Sinan Kaptanoglu
    • H03K19177
    • H03K19/17736H03K19/17728H03K19/17796
    • An FPGA architecture has top, middle and low levels. The top level of the architecture is an array of the B16×16 tiles arranged in a rectangular array and enclosed by I/O blocks on the periphery. On each of the four sides of a B16×16 tile, and also associated with each of the I/O blocks is a freeway routing channel. A B16×16 tile in the middle level of hierarchy is a sixteen by sixteen array of B1 blocks. The routing resources in the middle level of hierarchy are expressway routing channels M1, M2, and M3 including groups of interconnect conductors. At the lowest level of the semi-hierarchical FPGA architecture, there are block connect (BC) routing channels, local mesh (LM) routing channels, and direct connect (DC) interconnect conductors to connect the logic elements to further routing resources. Each B1 block includes four clusters of devices. Each of the four clusters includes first and second LUT3s, a LUT2, and a DFF . Each of the LUT3s have first, second, and third inputs and a single output. Each of the LUT2s have first and second inputs and a single output. Each DFF has a data input and a data output. In each of the clusters the outputs of the LUT3s are muliplexed to the input of DFF, and symmetrized with the output of the DFF to form first and second outputs of each of the clusters.
    • FPGA架构具有顶级,中级和低级。 该体系结构的顶层是排列成矩形阵列并由外围的I / O块包围的B16x16瓦数组。 在B16x16瓦片的四面中,每个I / O块也与高速公路路由通道相关联。 中层层次的B16x16瓦片是16块16块阵列。 中间层次的路由资源是包括互连导体组的高速公路路由信道M1,M2和M3。 在半层次FPGA架构的最底层,存在块连接(BC)路由通道,局域网(LM)路由通道和直接连接(DC)互连导体,以将逻辑元件连接到更多的路由资源。 每个B1块包括四组设备。 四个群集中的每一个包括第一和第二LUT3,LUT2和DFF。 每个LUT3具有第一,第二和第三输入和单个输出。 每个LUT2具有第一和第二输入和单个输出。 每个DFF都有数据输入和数据输出。 在每个簇中,LUT3的输出与DFF的输入混合,并且与DFF的输出对称,以形成每个簇的第一和第二输出。
    • 60. 发明授权
    • Clustered field programmable gate array architecture
    • 集群现场可编程门阵列架构
    • US07924053B1
    • 2011-04-12
    • US12362844
    • 2009-01-30
    • Sinan KaptanogluWenyi Feng
    • Sinan KaptanogluWenyi Feng
    • H01L25/00
    • H03K19/177
    • A logic cluster for a field programmable gate array integrated circuit device is disclosed. The cluster comprises a plurality of functional blocks and three levels of routing multiplexers. External signals enter the logic cluster primarily at the third level multiplexers with a few signals entering at the second level. Combinational outputs are fed back into the first and second level multiplexers while sequential outputs are fed back into the third level multiplexers. The logic function generators have permutable inputs with varying propagation delays. Routing signals between the first and second level multiplexers are grouped into speed classes and coupled to first level multiplexers associated with different logic function generators according to their speed class. Second and third level multiplexers are organized into groups such that routing signals between the second and third level multiplexers can be localized within the area occupied by the group. Groups are pitch matched to logic function generators to optimize and modularize area. Provision is made for global and local control of the sequential elements.
    • 公开了一种用于现场可编程门阵列集成电路器件的逻辑集群。 集群包括多个功能块和三个级别的路由多路复用器。 外部信号主要进入第三级多路复用器的逻辑集群,其中几个信号进入第二级。 组合输出反馈到第一和第二电平复用器,而顺序输出反馈到第三级多路复用器。 逻辑函数发生器具有可变输入,具有不同的传播延迟。 第一和第二级多路复用器之间的路由信号被分组成速度等级并且根据其速度等级耦合到与不同逻辑函数发生器相关联的第一级复用器。 第二和第三级复用器被组织成组,使得第二和第三级多路复用器之间的路由信号可以被定位在该组占用的区域内。 组与逻辑功能发生器匹配,优化和模块化区域。 规定了全局和本地对顺序元素的控制。