会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 31. 发明申请
    • IMAGE CONVERSION METHOD, CONVERSION DEVICE, AND DISPLAY SYSTEM
    • 图像转换方法,转换装置和显示系统
    • US20120045147A1
    • 2012-02-23
    • US13284227
    • 2011-10-28
    • Yuan LiuSong ZhaoJing Wang
    • Yuan LiuSong ZhaoJing Wang
    • G06K9/36
    • G06T3/40G06K9/325
    • An image conversion method, a conversion device, and a display system are provided in the embodiments of the present invention. The image conversion method includes: performing word area detection on an image to acquire a detected word area; and performing conversion processing on the image according to the word area to acquire a converted image that has an aspect ratio different from that of an unconverted image. The conversion device includes: a detection unit, configured to perform word area detection on an image to acquire a detected word area; and a conversion unit, configured to perform conversion processing on the image according to the word area to acquire a converted image that has an aspect ratio different from that of an unconverted image. In this way, an important content area of the image may be retained and clearly displayed.
    • 在本发明的实施例中提供了图像转换方法,转换装置和显示系统。 图像转换方法包括:对图像执行字区域检测以获取检测到的字区域; 以及根据所述单词区域对所述图像执行转换处理,以获取具有与未转换图像的宽高比不同的宽高比的转换图像。 转换装置包括:检测单元,被配置为对图像执行字区域检测以获取检测到的字区域; 以及转换单元,被配置为根据所述单词区域对所述图像执行转换处理,以获取具有与未转换图像的宽高比不同的纵横比的转换图像。 以这种方式,图像的重要内容区域可以被保留和清楚地显示。
    • 34. 发明授权
    • Design method and system for optimum performance in integrated circuits that use power management
    • 使用电源管理的集成电路中的最佳性能设计方法和系统
    • US07216310B2
    • 2007-05-08
    • US10993815
    • 2004-11-19
    • Amitava ChatterjeeDavid Barry ScottTheodore W. HoustonSong ZhaoShaoping TangZhiqiang Wu
    • Amitava ChatterjeeDavid Barry ScottTheodore W. HoustonSong ZhaoShaoping TangZhiqiang Wu
    • G06F17/50G11C5/14H03K3/01G05F1/10
    • G06F17/505
    • The present invention provides a method (100) of designing a circuit. The method comprises specifying (105) a design parameter for memory transistors and logic transistors and selecting (110) a test retention-mode bias voltage for the memory transistors. The method further comprises determining (115) a first relationship of a retention-mode leakage current and the design parameter at the test retention-mode bias voltage and obtaining (120) a second relationship of an active-mode drive current and the design parameter. The first and second relationships are used (125) to assess whether there is a range of values of the design parameter where the retention-mode leakage current and the active-mode drive current are within a predefined circuit specification. The method also includes adjusting (130) the test retention-mode bias voltage and repeating the determining and the using if the retention-mode total leakage current or the active-mode drive current is outside of the predefined circuit specification.
    • 本发明提供一种设计电路的方法(100)。 该方法包括指定(105)存储晶体管和逻辑晶体管的设计参数,并选择(110)存储晶体管的测试保持模式偏置电压。 所述方法还包括在所述测试保持模式偏置电压下确定(115)保持模式漏电流和所述设计参数的第一关系,并获得(120)所述有源模式驱动电流与所述设计参数的第二关系。 使用第一和第二关系(125)来评估是否存在保持模式漏电流和有源模式驱动电流在预定电路规范内的设计参数值的范围。 该方法还包括调整(130)测试保持模式偏置电压,并重复确定和使用如果保持模式总泄漏电流或有源模式驱动电流超出预定电路规范。
    • 38. 发明申请
    • Design method and system for optimum performance in integrated circuits that use power management
    • 使用电源管理的集成电路中的最佳性能设计方法和系统
    • US20050149887A1
    • 2005-07-07
    • US10993815
    • 2004-11-19
    • Amitava ChatterjeeDavid ScottTheodore HoustonSong ZhaoShaoping TangZhiqiang Wu
    • Amitava ChatterjeeDavid ScottTheodore HoustonSong ZhaoShaoping TangZhiqiang Wu
    • G06F17/50
    • G06F17/505
    • The present invention provides a method (100) of designing a circuit. The method comprises specifying (105) a design parameter for memory transistors and logic transistors and selecting (110) a test retention-mode bias voltage for the memory transistors. The method further comprises determining (115) a first relationship of a retention-mode leakage current and the design parameter at the test retention-mode bias voltage and obtaining (120) a second relationship of an active-mode drive current and the design parameter. The first and second relationships are used (125) to assess whether there is a range of values of the design parameter where the retention-mode leakage current and the active-mode drive current are within a predefined circuit specification. The method also includes adjusting (130) the test retention-mode bias voltage and repeating the determining and the using if the retention-mode total leakage current or the active-mode drive current is outside of the predefined circuit specification.
    • 本发明提供一种设计电路的方法(100)。 该方法包括指定(105)存储晶体管和逻辑晶体管的设计参数,并选择(110)存储晶体管的测试保持模式偏置电压。 所述方法还包括在所述测试保持模式偏置电压下确定(115)保持模式漏电流和所述设计参数的第一关系,并获得(120)所述有源模式驱动电流与所述设计参数的第二关系。 使用第一和第二关系(125)来评估是否存在保持模式漏电流和有源模式驱动电流在预定电路规范内的设计参数值的范围。 该方法还包括调整(130)测试保持模式偏置电压,并重复确定和使用如果保持模式总泄漏电流或有源模式驱动电流超出预定电路规范。
    • 39. 发明授权
    • Additional n-type LDD/pocket implant for improving short-channel NMOS ESD robustness
    • 额外的n型LDD /袋式注入,用于改善短沟道NMOS ESD稳健性
    • US06822297B2
    • 2004-11-23
    • US09876292
    • 2001-06-07
    • Mahalingam NandakumarSong ZhaoYoungmin Kim
    • Mahalingam NandakumarSong ZhaoYoungmin Kim
    • H01L2362
    • H01L29/6659H01L27/0266H01L29/1083H01L29/7833
    • A short-channel NMOS transistor in a p-well, bordered laterally on each side by an isolation region and vertically by a channel stop region, has a n-source and a n-drain, each comprising a shallow region extending to the transistor gate and a deeper region recessed from the gate, and both having a depletion region when reverse biased. The shallow regions are surrounded in part by an enhanced p-doping implant pocket. The transistor further has in these regions of enhanced p-doping another region of a p-resistivity higher than the remainder of the semiconductor. These regions extend laterally approximately from the inner border of the respective shallow region to the inner border of the respective recessed region, and vertically from a depth just below the depletion regions of source and drain to approximately the top of the channel stop regions. According to the invention, these regions of higher p-type resistivity are created after gate definition by an ion implant of compensating n-doping, such as arsenic or phosphorus, using the same photomask already used for implants creating the extended source and drain and the pockets of enhanced p-doping. In an ESD event, these regions of higher resistivity increase the current gain of the parasitic lateral npn bipolar transistor and thus raise the current It2, which initiates the thermal breakdown with its destructive localized heating, thereby improving ESD robustness.
    • p阱中的短沟道NMOS晶体管具有n源极和n沟道,每个包含延伸到晶体管栅极的浅区域,每个侧面由隔离区域横向限定并由沟道停止区域垂直地限定 以及从栅极凹陷的较深区域,并且当反向偏置时都具有耗尽区域。 浅区域部分地被增强的p掺杂注入口袋包围。 晶体管还在这些增强的p掺杂区域中具有比半导体其余部分高的p电阻率的另一区域。 这些区域大致从相应的浅区域的内部边界横向延伸到相应的凹陷区域的内部边界,并且从刚好在源极和漏极的耗尽区域的深度的深度垂直地延伸到接近通道停止区域的顶部。根据 本发明通过使用已经用于形成扩展的源极和漏极的植入物的相同的光掩模,通过补偿n掺杂的离子注入(例如砷或磷)在栅极定义之后产生这些较高p型电阻率的区域, 在ESD事件中,这些具有较高电阻率的区域增加了寄生横向npn双极晶体管的电流增益,从而提高了电流It2,从而使其具有破坏性的局部加热引起热击穿,从而提高了ESD鲁棒性。